## **Features**

- High Performance, Low Power AVR® 8-Bit Microcontroller
- Advanced RISC Architecture
  - 131 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 20 MIPS Throughput at 20 MHz
  - On-chip 2-cycle Multiplier
- Non-volatile Program and Data Memories
  - 4/8/16K Bytes of In-System Self-Programmable Flash (ATmega48/88/168)
     Endurance: 10,000 Write/Erase Cycles
  - Optional Boot Code Section with Independent Lock Bits

In-System Programming by On-chip Boot Program

**True Read-While-Write Operation** 

- 256/512/512 Bytes EEPROM (ATmega48/88/168)

Endurance: 100,000 Write/Erase Cycles

- 512/1K/1K Byte Internal SRAM (ATmega48/88/168)
- Programming Lock for Software Security
- Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - Real Time Counter with Separate Oscillator
  - Six PWM Channels
  - 8-channel 10-bit ADC in TQFP and MLF package
  - 6-channel 10-bit ADC in PDIP Package
  - Programmable Serial USART
  - Master/Slave SPI Serial Interface
  - Byte-oriented 2-wire Serial Interface
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
  - Interrupt and Wake-up on Pin Change
- Special Microcontroller Features
  - Power-on Reset and Programmable Brown-out Detection
  - Internal Calibrated Oscillator
  - External and Internal Interrupt Sources
  - Five Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, and Standby
- I/O and Packages
  - 23 Programmable I/O Lines
  - 28-pin PDIP, 32-lead TQFP and 32-pad MLF
- Operating Voltage:
  - 1.8 5.5V for ATmega48V/88V/168V
  - 2.7 5.5V for ATmega48/88/168
- Temperature Range:
  - -40°C to 85°C
- Speed Grade:
  - ATmega48V/88V/168V: 0 4 MHz @ 1.8 5.5V, 0 10 MHz @ 2.7 5.5V
  - ATmega48/88/168: 0 10 MHz @ 2.7 5.5V, 0 20 MHz @ 4.5 5.5V
- Low Power Consumption
  - Active Mode:

1 MHz, 1.8V: 240µA

32 kHz, 1.8V: 15µA (including Oscillator)

- Power-down Mode:

0.1µA at 1.8V



8-bit AVR®
Microcontroller
with 8K Bytes
In-System
Programmable
Flash

ATmega48/V ATmega88/V ATmega168/V

Preliminary Summary







## **Pin Configurations**

Figure 1. Pinout ATmega48/88/168





## **Disclaimer**

Typical values contained in this datasheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.

## **Overview**

The ATmega48/88/168 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega48/88/168 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## **Block Diagram**

Figure 2. Block Diagram







The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATmega48/88/168 provides the following features: 4K/8K/16K bytes of In-System Programmable Flash with Read-While-Write capabilities, 256/512/512 bytes EEPROM, 512/1K/1K bytes SRAM, 23 general purpose I/O lines, 32 general purpose working registers, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, a byte-oriented 2-wire Serial Interface, an SPI serial port, a 6-channel 10-bit ADC (8 channels in TQFP and MLF packages), a programmable Watchdog Timer with internal Oscillator, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, USART, 2-wire Serial Interface, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low power consumption.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega48/88/168 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATmega48/88/168 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.

# Comparison Between ATmega48, ATmega88, and ATmega168

The ATmega48, ATmega88 and ATmega168 differ only in memory sizes, boot loader support, and interrupt vector sizes. Table 1 summarizes the different memory and interrupt vector sizes for the three devices.

**Table 1.** Memory Size Summary

| Device    | Flash     | EEPROM    | RAM       | Interrupt Vector Size      |
|-----------|-----------|-----------|-----------|----------------------------|
| ATmega48  | 4K Bytes  | 256 Bytes | 512 Bytes | 1 instruction word/vector  |
| ATmega88  | 8K Bytes  | 512 Bytes | 1K Bytes  | 1 instruction word/vector  |
| ATmega168 | 16K Bytes | 512 Bytes | 1K Bytes  | 2 instruction words/vector |

ATmega88 and ATmega168 support a real Read-While-Write Self-Programming mechanism. There is a separate Boot Loader Section, and the SPM instruction can only execute from there. In ATmega48, there is no Read-While-Write support and no separate Boot Loader Section. The SPM instruction can execute from the entire Flash.

## **Pin Descriptions**

**VCC** 

Digital supply voltage.

**GND** 

Ground.

Port B (PB7..0) XTAL1/ XTAL2/TOSC1/TOSC2 Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Depending on the clock selection fuse settings, PB6 can be used as input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

Depending on the clock selection fuse settings, PB7 can be used as output from the inverting Oscillator amplifier.

If the Internal Calibrated RC Oscillator is used as chip clock source, PB7..6 is used as TOSC2..1 input for the Asynchronous Timer/Counter2 if the AS2 bit in ASSR is set.

The various special features of Port B are elaborated in "Alternate Functions of Port B" on page 69 and "System Clock and Clock Options" on page 24.

Port C (PC5..0)

Port C is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The PC5..0 output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running.

PC6/RESET

If the RSTDISBL Fuse is programmed, PC6 is used as an I/O pin. Note that the electrical characteristics of PC6 differ from those of the other pins of Port C.

If the RSTDISBL Fuse is unprogrammed, PC6 is used as a Reset input. A low level on this pin for longer than the minimum pulse length will generate a Reset, even if the clock is not running. The minimum pulse length is given in Table 20 on page 41. Shorter pulses are not guaranteed to generate a Reset.

The various special features of Port C are elaborated in "Alternate Functions of Port C" on page 73.

Port D (PD7..0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

The various special features of Port D are elaborated in "Alternate Functions of Port D" on page 75.

AV<sub>cc</sub>

 $\rm AV_{CC}$  is the supply voltage pin for the A/D Converter, PC3..0, and ADC7..6. It should be externally connected to  $\rm V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $\rm V_{CC}$  through a low-pass filter. Note that PC6..4 use digital supply voltage,  $\rm V_{CC}$ .

**AREF** 

AREF is the analog reference pin for the A/D Converter.





ADC7..6

In the TQFP and MLF package, ADC7..6 serve as analog inputs to the A/D converter. (TQFP and MLF Package Only) These pins are powered from the analog supply and serve as 10-bit ADC channels.

## **Register Summary**

|         | l        |         | D:: 0   | 5      | D:: 4        | D:: 0            | D:: 0          | D:: 4             | D.: 0     |         |
|---------|----------|---------|---------|--------|--------------|------------------|----------------|-------------------|-----------|---------|
| Address | Name     | Bit 7   | Bit 6   | Bit 5  | Bit 4        | Bit 3            | Bit 2          | Bit 1             | Bit 0     | Page    |
| (0xFF)  | Reserved | -       | -       | _      | _            | =                | -              | -                 | -         |         |
| (0xFE)  | Reserved | -       | -       | -      | -            | -                | -              | _                 | -         |         |
| (0xFD)  | Reserved | _       | -       | -      | _            | -                | -              | _                 | _         |         |
| (0xFC)  | Reserved | _       | -       | -      | -            | -                | -              | _                 | -         |         |
| (0xFB)  | Reserved | _       | -       | -      | -            | -                | -              | _                 | -         |         |
| (0xFA)  | Reserved | _       | -       | -      | _            | -                | -              | _                 | _         |         |
| (0xF9)  | Reserved | _       | -       | -      | -            | _                | -              | -                 | -         |         |
| (0xF8)  | Reserved | _       | -       | -      | -            | _                | -              | -                 | -         |         |
| (0xF7)  | Reserved | _       | _       | _      | _            | _                | _              | _                 | _         |         |
| (0xF6)  | Reserved | _       | -       | -      | -            | -                | -              | _                 | -         |         |
| (0xF5)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xF4)  | Reserved | _       | -       | -      | -            | -                | -              | _                 | -         |         |
| (0xF3)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xF2)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xF1)  | Reserved | _       | -       | -      | -            | -                | -              | _                 | -         |         |
| (0xF0)  | Reserved | _       | -       | -      | -            | -                | -              | _                 | -         |         |
| (0xEF)  | Reserved | _       | -       | -      | -            | -                | -              | _                 | -         |         |
| (0xEE)  | Reserved | _       | _       | _      | _            | _                | -              | _                 | _         |         |
| (0xED)  | Reserved | _       | -       | _      | =            | =                | -              | -                 | _         |         |
| (0xEC)  | Reserved | _       | -       | _      | =            | =                | -              | -                 | _         |         |
| (0xEB)  | Reserved | -       | -       | -      | -            | -                | -              | =                 | -         |         |
| (0xEA)  | Reserved | _       | -       | -      | _            | _                | -              | -                 | _         |         |
| (0xE9)  | Reserved | -       | =       | -      | -            | -                | -              | =                 | -         |         |
| (0xE8)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xE7)  | Reserved | -       | -       |        | -            | -                | -              | -                 | -         |         |
| (0xE6)  | Reserved | -       | -       |        | -            | -                | -              | -                 | -         |         |
| (0xE5)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xE4)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xE3)  | Reserved | -       | -       |        | -            | -                | -              | -                 | -         |         |
| (0xE2)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xE1)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xE0)  | Reserved | -       | -       |        | -            | -                | -              | -                 | -         |         |
| (0xDF)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xDE)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xDD)  | Reserved | -       | -       | -      | -            | -                | -              | П                 | -         |         |
| (0xDC)  | Reserved | _       | -       | _      | -            | -                | _              | -                 | _         |         |
| (0xDB)  | Reserved | -       | -       |        | -            | -                | -              | -                 | -         |         |
| (0xDA)  | Reserved | -       | -       | -      | -            | -                | -              | П                 | -         |         |
| (0xD9)  | Reserved | _       | -       | _      | -            | -                | _              | -                 | _         |         |
| (0xD8)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xD7)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xD6)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xD5)  | Reserved | -       | -       |        | -            | -                | -              | -                 | -         |         |
| (0xD4)  | Reserved | _       | -       | -      | -            | _                | -              | -                 | _         |         |
| (0xD3)  | Reserved | _       | -       | -      | _            | _                | -              | -                 | _         |         |
| (0xD2)  | Reserved | _       | _       | -      | _            | _                | -              |                   | _         |         |
| (0xD1)  | Reserved | _       | -       | -      | -            | _                | -              | -                 | _         |         |
| (0xD0)  | Reserved | _       | -       | -      | _            | -                | -              | -                 | _         |         |
| (0xCF)  | Reserved | _       | _       | -      | _            | _                | _              | -                 | _         |         |
| (0xCE)  | Reserved | _       | _       | -      | _            | _                | _              | -                 | _         |         |
| (0xCD)  | Reserved | -       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xCC)  | Reserved | _       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xCB)  | Reserved | _       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xCA)  | Reserved | _       | -       | -      | -            | -                | -              | -                 | -         |         |
| (0xC9)  | Reserved | _       | -       | -      | _            | -                | -              | -                 | _         |         |
| (0xC8)  | Reserved | _       | -       | -      | _            | -                | -              | -                 | _         |         |
| (0xC7)  | Reserved | _       | -       | -      | _            | -                | -              | -                 | _         |         |
| (0xC6)  | UDR0     |         |         |        |              | Data Register    |                |                   |           | 180     |
| (0xC5)  | UBRR0H   |         |         |        | 23           | 1.29.0.0         | USART Baud F   | ate Register High | 1         | 184     |
| (0xC4)  | UBRR0L   |         |         |        | USART Baud R | ate Register Low |                |                   |           | 184     |
| (0xC3)  | Reserved | _       | _       | _      |              |                  | _              | _                 | _         |         |
| (0xC2)  | UCSR0C   | UMSEL01 | UMSEL00 | UPM01  | UPM00        | USBS0            | UCSZ01 /UDORD0 | UCSZ00 / UCPHA0   | UCPOL0    | 183/196 |
| (0xC1)  | UCSR0B   | RXCIE0  | TXCIE0  | UDRIE0 | RXEN0        | TXEN0            | UCSZ02         | RXB80             | TXB80     | 182     |
| (0xC0)  | UCSR0A   | RXC0    | TXC0    | UDRE0  | FE0          | DOR0             | UPE0           | U2X0              | MPCM0     | 180     |
| (UXCU)  | UUSNUA   | nau0    | IAUU    | UDDEU  | FEU          | DOU0             | UFEU           | UZAU              | IVIFUIVIU | 100     |





| Address          | Name                 | Bit 7  | Bit 6                                                                                              | Bit 5  | Bit 4                                      | Bit 3             | Bit 2      | Bit 1   | Bit 0   | Page       |
|------------------|----------------------|--------|----------------------------------------------------------------------------------------------------|--------|--------------------------------------------|-------------------|------------|---------|---------|------------|
| (0xBF)           | Reserved             |        | -                                                                                                  |        |                                            |                   |            |         |         | 9          |
| (0xBF)           | Reserved             | _      |                                                                                                    | _      |                                            |                   | _          |         | _       |            |
| (0xBD)           | TWAMR                | TWAM6  | TWAM5                                                                                              | TWAM4  | TWAM3                                      | TWAM2             | TWAM1      | TWAM0   | _       | 209        |
| (0xBC)           | TWCR                 | TWINT  | TWEA                                                                                               | TWSTA  | TWSTO                                      | TWWC              | TWEN       | -       | TWIE    | 206        |
| (0xBB)           | TWDR                 |        | 1                                                                                                  | •      | 2-wire Serial Inter                        | face Data Regist  | er         |         | '       | 208        |
| (0xBA)           | TWAR                 | TWA6   | TWA5                                                                                               | TWA4   | TWA3                                       | TWA2              | TWA1       | TWA0    | TWGCE   | 208        |
| (0xB9)           | TWSR                 | TWS7   | TWS6                                                                                               | TWS5   | TWS4                                       | TWS3              | -          | TWPS1   | TWPS0   | 207        |
| (0xB8)           | TWBR                 |        |                                                                                                    |        | 2-wire Serial Interfa                      | ce Bit Rate Regi  | ster       |         |         | 206        |
| (0xB7)           | Reserved             | -      |                                                                                                    | -      | _                                          | _                 | -          | -       | -       |            |
| (0xB6)           | ASSR                 | _      | EXCLK                                                                                              | AS2    | TCN2UB                                     | OCR2AUB           | OCR2BUB    | TCR2AUB | TCR2BUB | 150        |
| (0xB5)           | Reserved             | -      | -                                                                                                  |        | -                                          |                   | -          | -       | -       |            |
| (0xB4)           | OCR2B<br>OCR2A       |        |                                                                                                    |        | mer/Counter2 Outpo<br>mer/Counter2 Outp    |                   |            |         |         | 147<br>147 |
| (0xB3)<br>(0xB2) | TCNT2                |        |                                                                                                    | 111    |                                            | nter2 (8-bit)     | SIEI A     |         |         | 147        |
| (0xB2)<br>(0xB1) | TCCR2B               | FOC2A  | FOC2B                                                                                              | _      | - Timer/Cou                                | WGM22             | CS22       | CS21    | CS20    | 146        |
| (0xB0)           | TCCR2A               | COM2A1 | COM2A0                                                                                             | COM2B1 | COM2B0                                     | -                 | -          | WGM21   | WGM20   | 143        |
| (0xAF)           | Reserved             | _      | _                                                                                                  | -      | -                                          | _                 | _          | -       | _       |            |
| (0xAE)           | Reserved             | -      | _                                                                                                  | _      | _                                          | =                 | =          | =       | _       |            |
| (0xAD)           | Reserved             | -      | -                                                                                                  | _      | _                                          | -                 | -          | -       | _       |            |
| (0xAC)           | Reserved             | _      | -                                                                                                  | _      | _                                          | -                 | -          | -       | _       |            |
| (0xAB)           | Reserved             | -      | -                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0xAA)           | Reserved             | -      | -                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0xA9)           | Reserved             | _      | -                                                                                                  | _      | -                                          | -                 | -          | -       | -       |            |
| (0xA8)           | Reserved             | -      | _                                                                                                  | _      | _                                          | -                 | -          | -       | -       |            |
| (0xA7)           | Reserved             | -      | -                                                                                                  | -      | _                                          | _                 | _          | -       | _       |            |
| (0xA6)           | Reserved             | _      | -                                                                                                  | _      | _                                          | _                 | -          | _       | _       |            |
| (0xA5)<br>(0xA4) | Reserved<br>Reserved | _      |                                                                                                    | _      |                                            |                   |            |         | _       |            |
| (0xA4)           | Reserved             | _      | _                                                                                                  | _      | _                                          | _                 | _          | _       | _       |            |
| (0xA2)           | Reserved             | _      | _                                                                                                  | _      | _                                          | _                 | _          | _       | _       |            |
| (0xA1)           | Reserved             | -      | _                                                                                                  | -      | _                                          | _                 | _          | -       | _       |            |
| (0xA0)           | Reserved             | _      | _                                                                                                  | _      | _                                          | _                 | _          | _       | _       |            |
| (0x9F)           | Reserved             | -      | -                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0x9E)           | Reserved             | -      | -                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0x9D)           | Reserved             | -      | -                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0x9C)           | Reserved             | -      | -                                                                                                  | -      | -                                          | _                 | -          | -       | -       |            |
| (0x9B)           | Reserved             | -      | -                                                                                                  | -      | -                                          | _                 | -          | -       | -       |            |
| (0x9A)           | Reserved             | -      | -                                                                                                  | _      | _                                          | _                 | _          | _       | -       |            |
| (0x99)<br>(0x98) | Reserved<br>Reserved | _      | _                                                                                                  | _      |                                            | _                 | _          | _       | _       |            |
| (0x98)<br>(0x97) | Reserved             | _      | <del> </del>                                                                                       |        |                                            |                   |            |         | _       |            |
| (0x96)           | Reserved             | _      | _                                                                                                  | _      | _                                          | _                 | _          | _       | _       |            |
| (0x95)           | Reserved             | -      | _                                                                                                  | _      | _                                          | _                 | _          | _       | _       |            |
| (0x94)           | Reserved             | -      | -                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0x93)           | Reserved             | -      | -                                                                                                  | -      |                                            | -                 | -          | -       | _       |            |
| (0x92)           | Reserved             | -      | -                                                                                                  | _      | -                                          | =                 | =          | =       | -       |            |
| (0x91)           | Reserved             | -      | -                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0x90)           | Reserved             | -      | -                                                                                                  | _      | _                                          | -                 | -          | -       | -       |            |
| (0x8F)           | Reserved             | _      | _                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0x8E)           | Reserved             | -      | -                                                                                                  | _      | _                                          | _                 | _          | _       | _       |            |
| (0x8D)           | Reserved             | _      | _                                                                                                  | _      | _                                          | _                 | -          | _       | -       |            |
| (0x8C)           | Reserved             | _      | _                                                                                                  |        |                                            |                   |            | -       | -       | 100        |
| (0x8B)<br>(0x8A) | OCR1BH<br>OCR1BL     |        |                                                                                                    |        | ounter1 - Output Co<br>ounter1 - Output Co |                   |            |         |         | 129<br>129 |
| (0x8A)<br>(0x89) | OCR16L<br>OCR1AH     |        |                                                                                                    |        | ounter1 - Output Co                        |                   |            |         |         | 129        |
| (0x88)           | OCR1AL               |        |                                                                                                    |        | ounter1 - Output Co                        |                   |            |         |         | 129        |
| (0x87)           | ICR1H                |        |                                                                                                    |        |                                            |                   |            |         |         | 129        |
| (0x86)           | ICR1L                |        | Timer/Counter1 - Input Capture Register High Byte Timer/Counter1 - Input Capture Register Low Byte |        |                                            |                   |            | 129     |         |            |
| (0x85)           | TCNT1H               |        |                                                                                                    |        | ner/Counter1 - Cou                         |                   |            |         |         | 129        |
| (0x84)           | TCNT1L               |        |                                                                                                    | Tir    | ner/Counter1 - Cou                         | nter Register Low | / Byte     |         |         | 129        |
| (0x83)           | Reserved             | -      | -                                                                                                  | -      | -                                          | -                 | -          | -       | -       |            |
| (0x82)           | TCCR1C               | FOC1A  | FOC1B                                                                                              | _      | _                                          | -                 | -          | =       | -       | 128        |
| (0x81)           | TCCR1B               | ICNC1  | ICES1                                                                                              | -      | WGM13                                      | WGM12             | CS12       | CS11    | CS10    | 127        |
| (0x80)           | TCCR1A               | COM1A1 | COM1A0                                                                                             | COM1B1 | COM1B0                                     | =                 | -          | WGM11   | WGM10   | 125        |
| (0x7F)           | DIDR1                | -      | -                                                                                                  | ADCED. |                                            | ADC2D             | -<br>ADC2D | AIN1D   | AINOD   | 230        |
| (0x7E)           | DIDR0                | -      | -                                                                                                  | ADC5D  | ADC4D                                      | ADC3D             | ADC2D      | ADC1D   | ADC0D   | 245        |

| Addross                    | Namo            | Bit 7      | Bit 6                 | Bit 5      | Dit 1             | Bit 3            | Bit 2                | Bit 1         | Bit 0         | Page       |
|----------------------------|-----------------|------------|-----------------------|------------|-------------------|------------------|----------------------|---------------|---------------|------------|
| Address                    | Name            |            |                       |            | Bit 4             |                  |                      |               | DIL U         | Page       |
| (0x7D)                     | Reserved        | -<br>DEF04 | -<br>PEE00            | -<br>ADLAD | -                 | -                | - MI IVO             | -<br>MIDV4    | -<br>MUV0     | 044        |
| (0x7C)<br>(0x7B)           | ADMUX<br>ADCSRB | REFS1      | REFS0<br>ACME         | ADLAR<br>– | _                 | MUX3             | MUX2<br>ADTS2        | MUX1<br>ADTS1 | MUX0<br>ADTS0 | 241<br>244 |
| (0x7B)<br>(0x7A)           | ADCSRA          | ADEN       | ADSC                  | ADATE      | ADIF              | ADIE             | ADTS2<br>ADPS2       | ADTS1         | ADPS0         | 242        |
| (0x74)<br>(0x79)           | ADCSHA          | ADEN       | ADSC                  | ADATE      |                   | ister High byte  | ADF 32               | ADF31         | ADF 30        | 244        |
| (0x78)                     | ADCL            |            |                       |            |                   | gister Low byte  |                      |               |               | 244        |
| (0x77)                     | Reserved        | _          | _                     | =          | –                 | –                | =                    | _             | _             | 244        |
| (0x76)                     | Reserved        | _          | _                     | _          | _                 | _                | _                    | _             | _             |            |
| (0x75)                     | Reserved        | _          | _                     | _          | _                 | _                | _                    | _             | _             |            |
| (0x74)                     | Reserved        | _          | _                     | _          | _                 | -                | -                    | _             | _             |            |
| (0x73)                     | Reserved        | -          | _                     | _          | _                 | -                | -                    | _             | -             |            |
| (0x72)                     | Reserved        | _          | _                     | _          | _                 | _                | _                    | _             | _             |            |
| (0x71)                     | Reserved        | _          | -                     | _          | _                 | -                | -                    | _             | -             |            |
| (0x70)                     | TIMSK2          | -          | -                     | -          | -                 | -                | OCIE2B               | OCIE2A        | TOIE2         | 148        |
| (0x6F)                     | TIMSK1          | _          | -                     | ICIE1      | -                 | -                | OCIE1B               | OCIE1A        | TOIE1         | 130        |
| (0x6E)                     | TIMSK0          | _          | _                     | _          | _                 | _                | OCIE0B               | OCIE0A        | TOIE0         | 100        |
| (0x6D)                     | PCMSK2          | PCINT23    | PCINT22               | PCINT21    | PCINT20           | PCINT19          | PCINT18              | PCINT17       | PCINT16       | 83         |
| (0x6C)                     | PCMSK1          | -          | PCINT14               | PCINT13    | PCINT12           | PCINT11          | PCINT10              | PCINT9        | PCINT8        | 83         |
| (0x6B)                     | PCMSK0          | PCINT7     | PCINT6                | PCINT5     | PCINT4            | PCINT3           | PCINT2               | PCINT1        | PCINT0        | 84         |
| (0x6A)                     | Reserved        | -          | -                     | -          | -                 | _                | -                    | _             | -             |            |
| (0x69)                     | EICRA           | -          | _                     | -          | -                 | ISC11            | ISC10                | ISC01         | ISC00         | 80         |
| (0x68)                     | PCICR           | -          | -                     | _          | -                 | -                | PCIE2                | PCIE1         | PCIE0         |            |
| (0x67)                     | Reserved        | -          | -                     | -          |                   |                  | -                    | -             | -             |            |
| (0x66)                     | OSCCAL          |            |                       |            |                   | ration Register  |                      |               |               | 30         |
| (0x65)                     | Reserved        | -          | -                     | -          | -                 | -                | -                    | -             | -             |            |
| (0x64)                     | PRR             | PRTWI      | PRTIM2                | PRTIM0     | -                 | PRTIM1           | PRSPI                | PRUSART0      | PRADC         | 37         |
| (0x63)                     | Reserved        | _          | -                     | _          | _                 | _                | _                    | _             | -             |            |
| (0x62)                     | Reserved        | -          | -                     | _          | -                 | -                | -                    | -             | -             |            |
| (0x61)                     | CLKPR           | CLKPCE     | -                     | -          | -                 | CLKPS3           | CLKPS2               | CLKPS1        | CLKPS0        | 33         |
| (0x60)                     | WDTCSR          | WDIF       | WDIE                  | WDP3       | WDCE              | WDE              | WDP2                 | WDP1          | WDP0          | 49         |
| 0x3F (0x5F)                | SREG            | I          | T -                   | H<br>-     | S                 | V                | (SP10) <sup>5.</sup> | Z             | C             | 9          |
| 0x3E (0x5E)<br>0x3D (0x5D) | SPH<br>SPL      | -<br>SP7   | SP6                   | SP5        | SP4               | SP3              | (SP10) **<br>SP2     | SP9<br>SP1    | SP8<br>SP0    | 11<br>11   |
| 0x3D (0x5D)<br>0x3C (0x5C) | Reserved        | - SP1      | 5P6<br>-              | -          | 5P4<br>-          | -<br>-           | 5P2<br>-             | - SP1         | - SPU         |            |
| 0x3B (0x5B)                | Reserved        | _          |                       |            | _                 |                  |                      |               | _             |            |
| 0x3A (0x5A)                | Reserved        | _          | _                     | _          | _                 | _                | _                    | _             | _             |            |
| 0x39 (0x59)                | Reserved        | _          | _                     | _          | _                 | _                | _                    | _             | _             |            |
| 0x38 (0x58)                | Reserved        | _          | _                     | _          | _                 | _                | _                    | _             | _             |            |
| 0x37 (0x57)                | SPMCSR          | SPMIE      | (RWWSB) <sup>5.</sup> | _          | (RWWSRE)5.        | BLBSET           | PGWRT                | PGERS         | SELFPRGEN     | 260        |
| 0x36 (0x56)                | Reserved        | _          |                       | _          |                   | _                | -                    | _             | _             |            |
| 0x35 (0x55)                | MCUCR           | _          | _                     | _          | PUD               | -                | -                    | IVSEL         | IVCE          |            |
| 0x34 (0x54)                | MCUSR           | _          | _                     | _          | _                 | WDRF             | BORF                 | EXTRF         | PORF          |            |
| 0x33 (0x53)                | SMCR            | -          | -                     | 1          | -                 | SM2              | SM1                  | SM0           | SE            | 35         |
| 0x32 (0x52)                | Reserved        | -          | -                     | _          | _                 | -                | -                    | _             | -             |            |
| 0x31 (0x51)                | Reserved        | -          | -                     | =          | -                 | -                | -                    | -             | -             |            |
| 0x30 (0x50)                | ACSR            | ACD        | ACBG                  | ACO        | ACI               | ACIE             | ACIC                 | ACIS1         | ACIS0         | 228        |
| 0x2F (0x4F)                | Reserved        | -          | -                     | ı          | -                 | -                | ı                    | -             | -             |            |
| 0x2E (0x4E)                | SPDR            |            |                       |            | SPI Data          | Register         |                      |               |               | 160        |
| 0x2D (0x4D)                | SPSR            | SPIF       | WCOL                  | _          | -                 | -                | -                    | -             | SPI2X         | 160        |
| 0x2C (0x4C)                | SPCR            | SPIE       | SPE                   | DORD       | MSTR              | CPOL             | CPHA                 | SPR1          | SPR0          | 158        |
| 0x2B (0x4B)                | GPIOR2          |            |                       |            |                   | e I/O Register 2 |                      |               |               | 23         |
| 0x2A (0x4A)                | GPIOR1          |            | 1                     |            |                   | e I/O Register 1 |                      | 1             |               | 23         |
| 0x29 (0x49)                | Reserved        | -          | -                     | -          | -                 | -                | -                    | -             | -             |            |
| 0x28 (0x48)                | OCR0B           |            |                       |            | mer/Counter0 Outp |                  |                      |               |               |            |
| 0x27 (0x47)                | OCR0A           |            |                       | Ti         | mer/Counter0 Outp |                  | ster A               |               |               |            |
| 0x26 (0x46)                | TCNT0           |            | T                     |            |                   | nter0 (8-bit)    |                      | I             |               |            |
| 0x25 (0x45)                | TCCR0B          | FOC0A      | FOC0B                 | -          | -                 | WGM02            | CS02                 | CS01          | CS00          |            |
| 0x24 (0x44)                | TCCR0A          | COM0A1     | COM0A0                | COM0B1     | COM0B0            | -                | -                    | WGM01         | WGM00         |            |
| 0x23 (0x43)                | GTCCR           | TSM        | -                     | -          |                   | -                | -                    | PSRASY        | PSRSYNC       | 103/152    |
| 0x22 (0x42)                | EEARH           |            |                       | (          | EEPROM Address I  |                  |                      |               |               | 18         |
| 0x21 (0x41)                | EEARL           |            |                       |            | EEPROM Address    |                  | te                   |               |               | 18         |
| 0x20 (0x40)                | EEDR            |            |                       | FERM       |                   | ata Register     | FF140F               | FERR          | FERE          | 18         |
|                            | - LLCD          | _          | _                     | EEPM1      | EEPM0             | EERIE            | EEMPE                | EEPE          | EERE          | 18         |
| 0x1F (0x3F)                | EECR            |            |                       |            | 0                 | - I/O D ! · · ·  |                      |               |               |            |
|                            | GPIOR0<br>EIMSK | _          |                       |            | General Purpos    | e I/O Register 0 | _                    | INT1          | INT0          | 23<br>81   |





| Address     | Name     | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Page |
|-------------|----------|--------|--------|--------|--------|--------|--------|--------|--------|------|
| 0x1B (0x3B) | PCIFR    | _      | _      | _      | _      | _      | PCIF2  | PCIF1  | PCIF0  |      |
| 0x1A (0x3A) | Reserved | -      | _      | -      | -      | -      | -      | -      | -      |      |
| 0x19 (0x39) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x18 (0x38) | Reserved | -      | _      | -      | -      | -      | -      | -      | -      |      |
| 0x17 (0x37) | TIFR2    | -      | -      | -      | -      | -      | OCF2B  | OCF2A  | TOV2   | 148  |
| 0x16 (0x36) | TIFR1    | -      | -      | ICF1   | -      | -      | OCF1B  | OCF1A  | TOV1   | 130  |
| 0x15 (0x35) | TIFR0    | _      | _      | _      | _      | _      | OCF0B  | OCF0A  | TOV0   |      |
| 0x14 (0x34) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x13 (0x33) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x12 (0x32) | Reserved | -      | _      | -      | -      | -      | -      | -      | -      |      |
| 0x11 (0x31) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x10 (0x30) | Reserved | -      | _      |        | -      | -      | -      | -      | -      |      |
| 0x0F (0x2F) | Reserved | _      | _      | _      | _      | _      | -      | _      | -      |      |
| 0x0E (0x2E) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x0D (0x2D) | Reserved | -      | -      | -      | -      | -      | -      | _      | -      |      |
| 0x0C (0x2C) | Reserved | _      | _      | _      | _      | _      | -      | _      | -      |      |
| 0x0B (0x2B) | PORTD    | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | 79   |
| 0x0A (0x2A) | DDRD     | DDD7   | DDD6   | DDD5   | DDD4   | DDD3   | DDD2   | DDD1   | DDD0   | 79   |
| 0x09 (0x29) | PIND     | PIND7  | PIND6  | PIND5  | PIND4  | PIND3  | PIND2  | PIND1  | PIND0  | 79   |
| 0x08 (0x28) | PORTC    | -      | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 79   |
| 0x07 (0x27) | DDRC     | -      | DDC6   | DDC5   | DDC4   | DDC3   | DDC2   | DDC1   | DDC0   | 79   |
| 0x06 (0x26) | PINC     | _      | PINC6  | PINC5  | PINC4  | PINC3  | PINC2  | PINC1  | PINC0  | 79   |
| 0x05 (0x25) | PORTB    | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 79   |
| 0x04 (0x24) | DDRB     | DDB7   | DDB6   | DDB5   | DDB4   | DDB3   | DDB2   | DDB1   | DDB0   | 79   |
| 0x03 (0x23) | PINB     | PINB7  | PINB6  | PINB5  | PINB4  | PINB3  | PINB2  | PINB1  | PINB0  | 79   |
| 0x02 (0x22) | Reserved | _      | _      | -      | _      | -      | -      | -      | -      |      |
| 0x01 (0x21) | Reserved | -      | _      |        | -      | -      | -      | -      | -      |      |
| 0x0 (0x20)  | Reserved | -      | _      | -      | -      | -      | -      | -      | -      |      |

- 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
- 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
- 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
- 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega48/88/168 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.
- 5. Only valid for ATmega88/168.

## **Instruction Set Summary**

| Mnemonics                                    | Operands                   | Description                                                                                                                                                                                             | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Flags                                   | #Clocks                                 |
|----------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|
| ARITHMETIC AND L                             | OGIC INSTRUCTIONS          | 6                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | •                                       |                                         |
| ADD                                          | Rd, Rr                     | Add two Registers                                                                                                                                                                                       | $Rd \leftarrow Rd + Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Z,C,N,V,H                               | 1                                       |
| ADC                                          | Rd, Rr                     | Add with Carry two Registers                                                                                                                                                                            | $Rd \leftarrow Rd + Rr + C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Z,C,N,V,H                               | 1                                       |
| ADIW                                         | Rdl,K                      | Add Immediate to Word                                                                                                                                                                                   | Rdh:Rdl ← Rdh:Rdl + K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Z,C,N,V,S                               | 2                                       |
| SUB                                          | Rd, Rr                     | Subtract two Registers                                                                                                                                                                                  | Rd ← Rd - Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Z,C,N,V,H                               | 1                                       |
| SUBI                                         | Rd, K                      | Subtract Constant from Register                                                                                                                                                                         | $Rd \leftarrow Rd - K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,C,N,V,H                               | 1                                       |
| SBC                                          | Rd, Rr                     | Subtract with Carry two Registers                                                                                                                                                                       | $Rd \leftarrow Rd - Rr - C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Z,C,N,V,H                               | 1                                       |
| SBCI                                         | Rd, K                      | Subtract with Carry Constant from Reg.                                                                                                                                                                  | Rd ← Rd - K - C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Z,C,N,V,H                               | 1                                       |
| SBIW                                         | Rdl,K                      | Subtract Immediate from Word                                                                                                                                                                            | Rdh:Rdl ← Rdh:Rdl - K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Z,C,N,V,S                               | 2                                       |
| AND                                          | Rd, Rr                     | Logical AND Registers                                                                                                                                                                                   | Rd ← Rd • Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Z,N,V                                   | 1                                       |
| ANDI                                         | Rd, K                      | Logical AND Register and Constant                                                                                                                                                                       | $Rd \leftarrow Rd \bullet K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Z,N,V                                   | 1                                       |
| OR                                           | Rd, Rr                     | Logical OR Registers                                                                                                                                                                                    | $Rd \leftarrow Rd v Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Z,N,V                                   | 1                                       |
| ORI                                          | Rd, K                      | Logical OR Register and Constant                                                                                                                                                                        | $Rd \leftarrow Rd \vee K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Z,N,V                                   | 1                                       |
| EOR                                          | Rd, Rr                     | Exclusive OR Registers                                                                                                                                                                                  | $Rd \leftarrow Rd \oplus Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Z,N,V                                   | 1                                       |
| COM                                          | Rd                         | One's Complement                                                                                                                                                                                        | Rd ← 0xFF – Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z,C,N,V                                 | 1                                       |
| NEG                                          | Rd                         | Two's Complement                                                                                                                                                                                        | Rd ← 0x00 – Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z,C,N,V,H                               | 1                                       |
| SBR                                          | Rd,K                       | Set Bit(s) in Register                                                                                                                                                                                  | $Rd \leftarrow Rd \vee K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Z,N,V                                   | 1                                       |
| CBR                                          | Rd,K                       | Clear Bit(s) in Register                                                                                                                                                                                | $Rd \leftarrow Rd \bullet (0xFF - K)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Z,N,V                                   | 1                                       |
| INC                                          | Rd                         | Increment                                                                                                                                                                                               | $Rd \leftarrow Rd + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,N,V                                   | 1                                       |
| DEC                                          | Rd                         | Decrement                                                                                                                                                                                               | $Rd \leftarrow Rd - 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,N,V                                   | 1                                       |
| TST                                          | Rd                         | Test for Zero or Minus                                                                                                                                                                                  | $Rd \leftarrow Rd \bullet Rd$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Z,N,V                                   | 1                                       |
| CLR                                          | Rd                         | Clear Register                                                                                                                                                                                          | $Rd \leftarrow Rd \oplus Rd$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Z,N,V                                   | 1                                       |
| SER                                          | Rd                         | Set Register                                                                                                                                                                                            | Rd ← 0xFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                    | 1                                       |
| MUL                                          | Rd, Rr                     | Multiply Unsigned                                                                                                                                                                                       | $R1:R0 \leftarrow Rd \times Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Z,C                                     | 2                                       |
| MULS                                         | Rd, Rr                     | Multiply Signed                                                                                                                                                                                         | $R1:R0 \leftarrow Rd \times Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Z,C                                     | 2                                       |
| MULSU                                        | Rd, Rr                     | Multiply Signed with Unsigned                                                                                                                                                                           | $R1:R0 \leftarrow Rd \times Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Z,C                                     | 2                                       |
| FMUL                                         | Rd, Rr                     | Fractional Multiply Unsigned                                                                                                                                                                            | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,C                                     | 2                                       |
| FMULS                                        | Rd, Rr                     | Fractional Multiply Signed                                                                                                                                                                              | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,C                                     | 2                                       |
| FMULSU                                       | Rd, Rr                     | Fractional Multiply Signed with Unsigned                                                                                                                                                                | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,C                                     | 2                                       |
| BRANCH INSTRUCT                              | i i                        |                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                       |                                         |
| RJMP                                         | k                          | Relative Jump                                                                                                                                                                                           | PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | None                                    | 2                                       |
| IJMP                                         |                            | Indirect Jump to (Z)                                                                                                                                                                                    | PC ← Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None                                    | 2                                       |
| JMP <sup>(1)</sup>                           | k                          | Direct Jump                                                                                                                                                                                             | PC ← k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None                                    | 3                                       |
| RCALL                                        | k                          | Relative Subroutine Call                                                                                                                                                                                | PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | None                                    | 3                                       |
| ICALL<br>CALL <sup>(1)</sup>                 | I.                         | Indirect Call to (Z)                                                                                                                                                                                    | PC ← Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None                                    | 3                                       |
|                                              | k                          | Direct Subroutine Call                                                                                                                                                                                  | PC ← k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None                                    | 4                                       |
| RET                                          |                            | Subroutine Return                                                                                                                                                                                       | PC ← STACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None                                    | 4                                       |
| RETI<br>CPSE                                 | Rd,Rr                      | Interrupt Return                                                                                                                                                                                        | PC ← STACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None                                    | 1/2/3                                   |
|                                              | ,                          | Compare, Skip if Equal                                                                                                                                                                                  | if (Rd = Rr) PC ← PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                         |                                         |
| CP<br>CPC                                    | Rd,Rr<br>Rd,Rr             | Compare with Corre                                                                                                                                                                                      | Rd – Rr<br>Rd – Rr – C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z, N,V,C,H<br>Z, N,V,C,H                | 1                                       |
| CPI                                          | Rd,K                       | Compare with Carry  Compare Register with Immediate                                                                                                                                                     | Rd – K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z, N,V,C,H                              | 1                                       |
| SBRC                                         | Rr, b                      | Skip if Bit in Register Cleared                                                                                                                                                                         | if $(Rr(b)=0) PC \leftarrow PC + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None                                    | 1/2/3                                   |
| SBRS                                         | Rr, b                      | Skip if Bit in Register Gleared Skip if Bit in Register is Set                                                                                                                                          | if $(Rr(b)=0) PC \leftarrow PC + 2 \text{ or } 3$<br>if $(Rr(b)=1) PC \leftarrow PC + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None                                    | 1/2/3                                   |
| SBIC                                         | P, b                       | Skip if Bit in I/O Register Cleared                                                                                                                                                                     | if $(P(b)=0)$ PC $\leftarrow$ PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                    | 1/2/3                                   |
| SBIS                                         | P, b                       | Skip if Bit in I/O Register Gleared                                                                                                                                                                     | if $(P(b)=1)$ PC $\leftarrow$ PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                    | 1/2/3                                   |
| BRBS                                         | s, k                       | Branch if Status Flag Set                                                                                                                                                                               | if (SREG(s) = 1) then PC←PC+k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None                                    | 1/2/3                                   |
| BRBC                                         | s, k                       | Branch if Status Flag Cleared                                                                                                                                                                           | if (SREG(s) = 1) then PC←PC+k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None                                    | 1/2                                     |
| BREQ                                         | k                          | Branch if Equal                                                                                                                                                                                         | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None                                    | 1/2                                     |
| BRNE                                         | k                          | Branch if Not Equal                                                                                                                                                                                     | if $(Z = 0)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None                                    | 1/2                                     |
| BRCS                                         | k                          | Branch if Carry Set                                                                                                                                                                                     | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None                                    | 1/2                                     |
|                                              | k                          | Branch if Carry Cleared                                                                                                                                                                                 | if (C = 0) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | None                                    | 1/2                                     |
| DUCC .                                       |                            |                                                                                                                                                                                                         | , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                       | 1/2                                     |
| BRCC<br>BRSH                                 | k                          | Branch if Same or Higher                                                                                                                                                                                | If $(C = 0)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | INone                                   |                                         |
| BRSH                                         | k<br>k                     | Branch if Same or Higher  Branch if Lower                                                                                                                                                               | if (C = 0) then PC ← PC + k + 1<br>if (C = 1) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None<br>None                            | 1/2                                     |
| BRSH<br>BRLO                                 | k                          | Branch if Lower                                                                                                                                                                                         | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None                                    | 1/2<br>1/2                              |
| BRSH<br>BRLO<br>BRMI                         |                            | Branch if Lower Branch if Minus                                                                                                                                                                         | if (C = 1) then PC $\leftarrow$ PC + k + 1<br>if (N = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | None<br>None                            | 1/2                                     |
| BRSH<br>BRLO<br>BRMI<br>BRPL                 | k<br>k<br>k                | Branch if Lower Branch if Minus Branch if Plus                                                                                                                                                          | $\begin{split} &\text{if } (C=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=0) \text{ then } PC \leftarrow PC + k + 1 \end{split}$                                                                                                                                                                                                                                                                                                                                                                                              | None<br>None<br>None                    | 1/2<br>1/2                              |
| BRSH BRLO BRMI BRPL BRGE                     | k<br>k<br>k                | Branch if Lower Branch if Minus Branch if Plus Branch if Greater or Equal, Signed                                                                                                                       | if (C = 1) then PC $\leftarrow$ PC + k + 1<br>if (N = 1) then PC $\leftarrow$ PC + k + 1<br>if (N = 0) then PC $\leftarrow$ PC + k + 1<br>if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                            | None<br>None<br>None<br>None            | 1/2<br>1/2<br>1/2                       |
| BRSH BRLO BRMI BRPL BRGE BRLT                | k<br>k<br>k<br>k           | Branch if Lower Branch if Minus Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed                                                                                      | $\begin{split} &\text{if } (C=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=1) \text{ then } PC \leftarrow PC + k + 1 \end{split}$                                                                                                                                                                                                                                                    | None None None None None                | 1/2<br>1/2<br>1/2<br>1/2                |
| BRSH BRLO BRMI BRPL BRGE BRLT BRHS           | k<br>k<br>k<br>k           | Branch if Lower Branch if Minus Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set                                                        | $\begin{split} &\text{if } (C=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=1) \text{ then } PC \leftarrow PC + k + 1 \end{split}$                                                                                                                                                                                        | None None None None None None None      | 1/2<br>1/2<br>1/2<br>1/2<br>1/2         |
| BRSH BRLO BRMI BRPL BRGE BRLT BRHS BRHC      | k<br>k<br>k<br>k<br>k      | Branch if Lower Branch if Minus Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set Branch if Half Carry Flag Cleared                      | $\begin{split} &\text{if } (C=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=0) \text{ then } PC \leftarrow PC + k + 1 \\ \end{split}$                                                             | None None None None None None None None | 1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2  |
| BRSH BRLO BRMI BRPL BRGE BRLT BRHS BRHC BRTS | k<br>k<br>k<br>k<br>k<br>k | Branch if Lower Branch if Minus Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set Branch if Half Carry Flag Cleared Branch if T Flag Set | $\begin{split} &\text{if } (C=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (T=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (T=1) \text{ then } PC \leftarrow PC + k + 1 \\ \end{split}$ | None None None None None None None None | 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 |
| BRSH BRLO BRMI BRPL BRGE BRLT BRHS BRHC      | k<br>k<br>k<br>k<br>k      | Branch if Lower Branch if Minus Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set Branch if Half Carry Flag Cleared                      | $\begin{split} &\text{if } (C=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=1) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=0) \text{ then } PC \leftarrow PC + k + 1 \\ &\text{if } (H=0) \text{ then } PC \leftarrow PC + k + 1 \\ \end{split}$                                                             | None None None None None None None None | 1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2  |





| Mnemonics          | Operands         | Description                                            | Operation                                                                                                                             | Flags              | #Clocks |
|--------------------|------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|
| BRIE               | k                | Branch if Interrupt Enabled                            | if ( I = 1) then PC ← PC + k + 1                                                                                                      | None               | 1/2     |
| BRID               | k                | Branch if Interrupt Disabled                           | if ( I = 0) then PC ← PC + k + 1                                                                                                      | None               | 1/2     |
| BIT AND BIT-TEST I | NSTRUCTIONS      |                                                        |                                                                                                                                       |                    |         |
| SBI                | P,b              | Set Bit in I/O Register                                | I/O(P,b) ← 1                                                                                                                          | None               | 2       |
| CBI                | P,b              | Clear Bit in I/O Register                              | I/O(P,b) ← 0                                                                                                                          | None               | 2       |
| LSL                | Rd               | Logical Shift Left                                     | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                                                                        | Z,C,N,V            | 1       |
| LSR                | Rd               | Logical Shift Right                                    | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                                         | Z,C,N,V            | 1       |
| ROL<br>ROR         | Rd<br>Rd         | Rotate Left Through Carry  Rotate Right Through Carry  | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$ $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$ | Z,C,N,V<br>Z,C,N,V | 1       |
| ASR                | Rd               | Arithmetic Shift Right                                 | $Rd(n) \leftarrow Rd(n+1), n=06$                                                                                                      | Z,C,N,V            | 1       |
| SWAP               | Rd               | Swap Nibbles                                           | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                                                                           | None               | 1       |
| BSET               | s                | Flag Set                                               | $SREG(s) \leftarrow 1$                                                                                                                | SREG(s)            | 1       |
| BCLR               | s                | Flag Clear                                             | SREG(s) ← 0                                                                                                                           | SREG(s)            | 1       |
| BST                | Rr, b            | Bit Store from Register to T                           | $T \leftarrow Rr(b)$                                                                                                                  | Т                  | 1       |
| BLD                | Rd, b            | Bit load from T to Register                            | $Rd(b) \leftarrow T$                                                                                                                  | None               | 1       |
| SEC                |                  | Set Carry                                              | C ← 1                                                                                                                                 | С                  | 1       |
| CLC                |                  | Clear Carry                                            | C ← 0                                                                                                                                 | С                  | 1       |
| SEN                |                  | Set Negative Flag                                      | N ← 1                                                                                                                                 | N                  | 1       |
| CLN                |                  | Clear Negative Flag                                    | N ← 0                                                                                                                                 | N<br>Z             | 1       |
| SEZ<br>CLZ         |                  | Set Zero Flag  Clear Zero Flag                         | Z ← 1<br>Z ← 0                                                                                                                        | Z                  | 1       |
| SEI                |                  | Global Interrupt Enable                                | I ← 1                                                                                                                                 | 1                  | 1       |
| CLI                |                  | Global Interrupt Disable                               | 1←0                                                                                                                                   |                    | 1       |
| SES                |                  | Set Signed Test Flag                                   | S ← 1                                                                                                                                 | S                  | 1       |
| CLS                |                  | Clear Signed Test Flag                                 | S ← 0                                                                                                                                 | S                  | 1       |
| SEV                |                  | Set Twos Complement Overflow.                          | V ← 1                                                                                                                                 | V                  | 1       |
| CLV                |                  | Clear Twos Complement Overflow                         | V ← 0                                                                                                                                 | V                  | 1       |
| SET                |                  | Set T in SREG                                          | T ← 1                                                                                                                                 | Т                  | 1       |
| CLT                |                  | Clear T in SREG                                        | T ← 0                                                                                                                                 | Т                  | 1       |
| SEH                |                  | Set Half Carry Flag in SREG                            | H ← 1                                                                                                                                 | Н                  | 1       |
| CLH                |                  | Clear Half Carry Flag in SREG                          | H ← 0                                                                                                                                 | Н                  | 1       |
| DATA TRANSFER IN   |                  | T                                                      | T                                                                                                                                     | I                  |         |
| MOV<br>MOVW        | Rd, Rr<br>Rd, Rr | Move Between Registers  Copy Register Word             | Rd ← Rr<br>Rd+1:Rd ← Rr+1:Rr                                                                                                          | None<br>None       | 1       |
| LDI                | Rd, K            | Load Immediate                                         | Rd ← K                                                                                                                                | None               | 1       |
| LD                 | Rd, X            | Load Indirect                                          | $Rd \leftarrow (X)$                                                                                                                   | None               | 2       |
| LD                 | Rd, X+           | Load Indirect and Post-Inc.                            | $Rd \leftarrow (X), X \leftarrow X + 1$                                                                                               | None               | 2       |
| LD                 | Rd, - X          | Load Indirect and Pre-Dec.                             | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                                                                                            | None               | 2       |
| LD                 | Rd, Y            | Load Indirect                                          | $Rd \leftarrow (Y)$                                                                                                                   | None               | 2       |
| LD                 | Rd, Y+           | Load Indirect and Post-Inc.                            | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                                                                               | None               | 2       |
| LD                 | Rd, - Y          | Load Indirect and Pre-Dec.                             | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$                                                                                            | None               | 2       |
| LDD                | Rd,Y+q           | Load Indirect with Displacement                        | $Rd \leftarrow (Y + q)$                                                                                                               | None               | 2       |
| LD                 | Rd, Z            | Load Indirect                                          | $Rd \leftarrow (Z)$                                                                                                                   | None               | 2       |
| LD                 | Rd, Z+           | Load Indirect and Post-Inc.                            | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                 | None               | 2       |
| LD                 | Rd, -Z           | Load Indirect and Pre-Dec.                             | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                                                                                            | None               | 2       |
| LDD<br>LDS         | Rd, Z+q<br>Rd, k | Load Indirect with Displacement  Load Direct from SRAM | $Rd \leftarrow (Z + q)$ $Rd \leftarrow (k)$                                                                                           | None<br>None       | 2       |
| ST                 | X, Rr            | Store Indirect                                         | $(X) \leftarrow Rr$                                                                                                                   | None               | 2       |
| ST                 | X+, Rr           | Store Indirect Store Indirect and Post-Inc.            | $(X) \leftarrow \Pi$<br>$(X) \leftarrow Rr, X \leftarrow X + 1$                                                                       | None               | 2       |
| ST                 | - X, Rr          | Store Indirect and Pre-Dec.                            | $X \leftarrow X - 1, (X) \leftarrow Rr$                                                                                               | None               | 2       |
| ST                 | Y, Rr            | Store Indirect                                         | (Y) ← Rr                                                                                                                              | None               | 2       |
| ST                 | Y+, Rr           | Store Indirect and Post-Inc.                           | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                                                                               | None               | 2       |
| ST                 | - Y, Rr          | Store Indirect and Pre-Dec.                            | $Y \leftarrow Y - 1$ , $(Y) \leftarrow Rr$                                                                                            | None               | 2       |
| STD                | Y+q,Rr           | Store Indirect with Displacement                       | (Y + q) ← Rr                                                                                                                          | None               | 2       |
| ST                 | Z, Rr            | Store Indirect                                         | (Z) ← Rr                                                                                                                              | None               | 2       |
| ST                 | Z+, Rr           | Store Indirect and Post-Inc.                           | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                                                                                               | None               | 2       |
| ST                 | -Z, Rr           | Store Indirect and Pre-Dec.                            | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                                                                                               | None               | 2       |
| STD                | Z+q,Rr           | Store Indirect with Displacement  Store Direct to SRAM | (Z + q) ← Rr                                                                                                                          | None               | 2       |
| STS<br>LPM         | k, Rr            | Load Program Memory                                    | $(k) \leftarrow Rr$ $R0 \leftarrow (Z)$                                                                                               | None<br>None       | 3       |
| LPM                | Rd, Z            | Load Program Memory                                    | $Rd \leftarrow (Z)$                                                                                                                   | None               | 3       |
| LPM                | Rd, Z+           | Load Program Memory and Post-Inc                       | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                 | None               | 3       |
| SPM                | -,               | Store Program Memory                                   | $(Z) \leftarrow R1:R0$                                                                                                                | None               | -       |
| IN                 | Rd, P            | In Port                                                | Rd ← P                                                                                                                                | None               | 1       |
| OUT                | P, Rr            | Out Port                                               | P ← Rr                                                                                                                                | None               | 1       |
| PUSH               | Rr               | Push Register on Stack                                 | STACK ← Rr                                                                                                                            | None               | 2       |

| Mnemonics                | Operands | Description             | Operation                                | Flags | #Clocks |  |  |
|--------------------------|----------|-------------------------|------------------------------------------|-------|---------|--|--|
| POP                      | Rd       | Pop Register from Stack | Rd ← STACK                               | None  | 2       |  |  |
| MCU CONTROL INSTRUCTIONS |          |                         |                                          |       |         |  |  |
| NOP                      |          | No Operation            |                                          | None  | 1       |  |  |
| SLEEP                    |          | Sleep                   | (see specific descr. for Sleep function) | None  | 1       |  |  |
| WDR                      |          | Watchdog Reset          | (see specific descr. for WDR/timer)      | None  | 1       |  |  |
| BREAK                    |          | Break                   | For On-chip Debug Only                   | None  | N/A     |  |  |

Note: 1. These instructions are only available in ATmega168.





## **Ordering Information**

## ATmega48

| Speed (MHz)       | Power Supply | Ordering Code                 | Package | Operation Range |
|-------------------|--------------|-------------------------------|---------|-----------------|
|                   |              | ATmega48V-10AI                | 32A     |                 |
|                   |              | ATmega48V-10PI                | 28P3    |                 |
| 10 <sup>(3)</sup> | 10 55        | ATmega48V-10MI                | 32M1-A  | Industrial      |
| 10(-7             | 1.8 - 5.5    | ATmega48V-10AJ <sup>(2)</sup> | 32A     | (-40°C to 85°C) |
|                   |              | ATmega48V-10PJ <sup>(2)</sup> | 28P3    |                 |
|                   |              | ATmega48V-10MJ <sup>(2)</sup> | 32M1-A  |                 |
|                   |              | ATmega48-20AI                 | 32A     |                 |
|                   |              | ATmega48-20PI                 | 28P3    |                 |
| 20 <sup>(3)</sup> | 2.7 - 5.5    | ATmega48-20MI                 | 32M1-A  | Industrial      |
| 20(4)             | 2.7 - 5.5    | ATmega48-20AJ <sup>(2)</sup>  | 32A     | (-40°C to 85°C) |
|                   |              | ATmega48-20PJ <sup>(2)</sup>  | 28P3    |                 |
|                   |              | ATmega48-20MJ <sup>(2)</sup>  | 32M1-A  |                 |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging alternative
- 3. See Figure 131 on page 293 and Figure 132 on page 293.

|        | Package Type                                                                |
|--------|-----------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                     |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                    |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Micro Lead Frame Package (MLF) |

## ATmega88

| Speed (MHz)       | Power Supply | Ordering Code                 | Package | Operation Range |
|-------------------|--------------|-------------------------------|---------|-----------------|
|                   |              | ATmega88V-10AI                | 32A     |                 |
|                   |              | ATmega88V-10PI                | 28P3    |                 |
| 10 <sup>(3)</sup> | 10 55        | ATmega88V-10MI                | 32M1-A  | Industrial      |
| 10(-)             | 1.8 - 5.5    | ATmega88V-10AJ <sup>(2)</sup> | 32A     | (-40°C to 85°C) |
|                   |              | ATmega88V-10PJ <sup>(2)</sup> | 28P3    |                 |
|                   |              | ATmega88V-10MJ <sup>(2)</sup> | 32M1-A  |                 |
|                   |              | ATmega88-20AI                 | 32A     |                 |
|                   |              | ATmega88-20PI                 | 28P3    |                 |
| 20 <sup>(3)</sup> | 07.55        | ATmega88-20MI                 | 32M1-A  | Industrial      |
| 20(*)             | 2.7 - 5.5    | ATmega88-20AJ <sup>(2)</sup>  | 32A     | (-40°C to 85°C) |
|                   |              | ATmega88-20PJ <sup>(2)</sup>  | 28P3    |                 |
|                   |              | ATmega88-20MJ <sup>(2)</sup>  | 32M1-A  |                 |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging alternative
- 3. See Figure 131 on page 293 and Figure 132 on page 293.

|        | Package Type                                                                |
|--------|-----------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                     |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                    |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Micro Lead Frame Package (MLF) |





## ATmega168

| Speed (MHz)       | Power Supply | Ordering Code                  | Package | Operation Range |
|-------------------|--------------|--------------------------------|---------|-----------------|
| 10 <sup>(3)</sup> | 1.8 - 5.5    | ATmega168V-10AI                | 32A     |                 |
|                   |              | ATmega168V-10PI                | 28P3    |                 |
|                   |              | ATmega168V-10MI                | 32M1-A  | Industrial      |
|                   |              | ATmega168V-10AJ <sup>(2)</sup> | 32A     | (-40°C to 85°C) |
|                   |              | ATmega168V-10PJ <sup>(2)</sup> | 28P3    |                 |
|                   |              | ATmega168V-10MJ <sup>(2)</sup> | 32M1-A  |                 |
| 20 <sup>(3)</sup> | 2.7 - 5.5    | ATmega168-20AI                 | 32A     |                 |
|                   |              | ATmega168-20PI                 | 28P3    |                 |
|                   |              | ATmega168-20MI                 | 32M1-A  | Industrial      |
|                   |              | ATmega168-20AJ <sup>(2)</sup>  | 32A     | (-40°C to 85°C) |
|                   |              | ATmega168-20PJ <sup>(2)</sup>  | 28P3    |                 |
|                   |              | ATmega168-20MJ <sup>(2)</sup>  | 32M1-A  |                 |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging alternative
- 3. See Figure 131 on page 293 and Figure 132 on page 293.

| Package Type |                                                                             |  |
|--------------|-----------------------------------------------------------------------------|--|
| 32A          | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                     |  |
| 28P3         | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                    |  |
| 32M1-A       | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Micro Lead Frame Package (MLF) |  |

## **Packaging Information**

## 32A



## **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN      | NOM  | MAX  | NOTE   |
|--------|----------|------|------|--------|
| Α      | _        | _    | 1.20 |        |
| A1     | 0.05     | _    | 0.15 |        |
| A2     | 0.95     | 1.00 | 1.05 |        |
| D      | 8.75     | 9.00 | 9.25 |        |
| D1     | 6.90     | 7.00 | 7.10 | Note 2 |
| E      | 8.75     | 9.00 | 9.25 |        |
| E1     | 6.90     | 7.00 | 7.10 | Note 2 |
| В      | 0.30     | _    | 0.45 |        |
| С      | 0.09     | _    | 0.20 |        |
| L      | 0.45     | _    | 0.75 |        |
| е      | 0.80 TYP |      |      |        |

Notes:

- 1. This package conforms to JEDEC reference MS-026, Variation ABA.
- Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 3. Lead coplanarity is 0.10 mm maximum.

10/5/2001

| <b>A</b> | MEL | 23 |
|----------|-----|----|
| 4        |     | Sa |
|          | _   |    |

2325 Orchard Parkway San Jose, CA 95131 **TITLE 32A,** 32-lead, 7 x 7 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP)

B B DRAWING NO. | REV.







## 32M1-A





## Errata ATmega48

The revision letter in this section refers to the revision of the ATmega48 device.

#### Rev A

- · Wrong values read after Erase Only operation
- Watchdog Timer Interrupt disabled
- Start-up time with Crystal Oscillator is higher than expected
- High Power Consumption in Power-down with External Clock
- Asynchronous Oscillator does not stop in Power-down

## 1. Wrong values read after Erase Only operation

At supply voltages below 2.7 V, an EEPROM location that is erased by the Erase Only operation may read as programmed (0x00).

#### **Problem Fix/Workaround**

If it is necessary to read an EEPROM location after Erase Only, use an Atomic Write operation with 0xFF as data in order to erase a location. In any case, the Write Only operation can be used as intended. Thus no special considerations are needed as long as the erased location is not read before it is programmed.

## 2. Watchdog Timer Interrupt disabled

If the watchdog timer interrupt flag is not cleared before a new timeout occurs, the watchdog will be disabled, and the interrupt flag will automatically be cleared. This is only applicable in interrupt only mode. If the Watchdog is configured to reset the device in the watchdog time-out following an interrupt, the device works correctly.

#### Problem fix / Workaround

Make sure there is enough time to always service the first timeout event before a new watchdog timeout occurs. This is done by selecting a long enough time-out period.

## 3. Start-up time with Crystal Oscillator is higher than expected

The clock counting part of the start-up time is about 2 times higher than expected for all start-up periods when running on an external Crystal. This applies only when waking up by reset. Wake-up from power down is not affected. For most settings, the clock counting parts is a small fraction of the overall start-up time, and thus, the problem can be ignored. The exception is when using a very low frequency crystal like for instance a 32 kHz clock crystal.

## Problem fix / Workaround

No known workaround.

## 4. High Power Consumption in Power-down with External Clock

The power consumption in power down with an active external clock is about 10 times higher than when using internal RC or external oscillators.

#### Problem fix / Workaround

Stop the external clock when the device is in power down.

## 5. Asynchronous Oscillator does not stop in Power-down

The Asynchronous oscillator does not stop when entering power down mode. This leads to higher power consumption than expected.

### Problem fix / Workaround

Manually disable the asynchronous timer before entering power down.

## Errata ATmega88

The revision letter in this section refers to the revision of the ATmega88 device.

### Rev. A

- Writing to EEPROM does not work at low Operating Voltages
- Part may hang in reset

## 1. Writing to EEPROM does not work at low operating voltages

Writing to the EEPROM does not work at low voltages.

#### Problem Fix/Workaround

Do not write the EEPROM at voltages below 4.5 Volts.

This will be corrected in rev. B.

## 2. Part may hang in reset

Some parts may get stuck in a reset state when a reset signal is applied when the internal reset state-machine is in a specific state. The internal reset state-machine is in this state for approximately 10 ns immediately before the part wakes up after a reset, and in a 10 ns window when altering the system clock prescaler. The problem is most often seen during In-System Programming of the device. There are theoretical possibilities of this happening also in run-mode. The following three cases can trigger the device to get stuck in a reset-state:

- Two succeeding resets are applied where the second reset occurs in the 10ns window before the device is out of the reset-state caused by the first reset.
- A reset is applied in a 10 ns window while the system clock prescaler value is updated by software.
- Leaving SPI-programming mode generates an internal reset signal that can trigger this case.

The two first cases can occur during normal operating mode, while the last case occurs only during programming of the device.

### **Problem Fix/Workaround**

The first case can be avoided during run-mode by ensuring that only one reset source is active. If an external reset push button is used, the reset start-up time should be selected such that the reset line is fully debounced during the start-up time.

The second case can be avoided by not using the system clock prescaler.

The third case occurs during In-System programming only. It is most frequently seen when using the internal RC at maximum frequency.

If the device gets stuck in the reset-state, turn power off, then on again to get the device out of this state.





## Errata ATmega168

The revision letter in this section refers to the revision of the ATmega168 device.

### Rev A

- · Wrong values read after Erase Only operation
- Part may hang in reset

## 1. Wrong values read after Erase Only operation

At supply voltages below 2.7 V, an EEPROM location that is erased by the Erase Only operation may read as programmed (0x00).

#### Problem Fix/Workaround

If it is necessary to read an EEPROM location after Erase Only, use an Atomic Write operation with 0xFF as data in order to erase a location. In any case, the Write Only operation can be used as intended. Thus no special considerations are needed as long as the erased location is not read before it is programmed.

## 2. Part may hang in reset

Some parts may get stuck in a reset state when a reset signal is applied when the internal reset state-machine is in a specific state. The internal reset state-machine is in this state for approximately 10 ns immediately before the part wakes up after a reset, and in a 10 ns window when altering the system clock prescaler. The problem is most often seen during In-System Programming of the device. There are theoretical possibilities of this happening also in run-mode. The following three cases can trigger the device to get stuck in a reset-state:

- Two succeeding resets are applied where the second reset occurs in the 10ns window before the device is out of the reset-state caused by the first reset.
- A reset is applied in a 10 ns window while the system clock prescaler value is updated by software.
- Leaving SPI-programming mode generates an internal reset signal that can trigger this case.

The two first cases can occur during normal operating mode, while the last case occurs only during programming of the device.

#### Problem Fix/Workaround

The first case can be avoided during run-mode by ensuring that only one reset source is active. If an external reset push button is used, the reset start-up time should be selected such that the reset line is fully debounced during the start-up time.

The second case can be avoided by not using the system clock prescaler.

The third case occurs during In-System programming only. It is most frequently seen when using the internal RC at maximum frequency.

If the device gets stuck in the reset-state, turn power off, then on again to get the device out of this state.

## Datasheet Change Log

Please note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision.

# Changes from Rev. 2545C-04/04 to Rev. 2545D-07/04

- 1. Updated instructions used with WDTCSR in relevant code examples.
- 2. Updated Table 8 on page 28, Table 21 on page 43, Table 112 on page 269, Table 114 on page 269, and Table 131 on page 288.
- 3. Updated "System Clock Prescaler" on page 33.
- 4. Moved "Timer/Counter2 Interrupt Mask Register TIMSK2" and "Timer/Counter2 Interrupt Flag Register TIFR2" to "8-bit Timer/Counter Register Description" on page 143.
- 5. Updated cross-reference in "Electrical Interconnection" on page 199.
- 6. Updated equation in "Bit Rate Generator Unit" on page 204.
- 7. Added "Page Size" on page 274.
- 8. Updated "Serial Programming Algorithm" on page 287.
- 9. Updated "Ordering Information" for "ATmega168" on page 16
- 10. Updated "Errata ATmega88" on page 21 and "Errata ATmega168" on page 22.

# Changes from Rev. 2545B-01/04 to Rev. 2545C-04/04

- 1. Speed Grades changed:
  - 12MHz to 10MHz
  - 24MHz to 20MHz
- 2. Updated "Maximum Speed vs. VCC" on page 293.
- 3. Updated "Ordering Information" on page 14.
- 4. Updated "Errata ATmega88" on page 21.

# Changes from Rev. 2545A-09/03 to Rev. 2545B-01/04

- 1. Added PDIP to "I/O and Packages", updated "Speed Grade" and Power Consumption Estimates in "Features" on page 1.
- 2. Updated "Stack Pointer" on page 11 with RAMEND as recommended Stack Pointer value.
- 3. Added section "Power Reduction Register" on page 37 and a note regarding the use of the PRR bits to 2-wire, Timer/Counters, USART, Analog Comparator and ADC sections.
- 4. Updated "Watchdog Timer" on page 46.
- 5. Updated Figure 55 on page 125 and Table 56 on page 126.
- 6. Extra Compare Match Interrupt OCF2B added to features in section "8-bit Timer/Counter2 with PWM and Asynchronous Operation" on page 132
- 7. Updated Table 19 on page 37, Table 102 on page 245, Table 118 to Table 121 on page 272 to 273 and Table 98 on page 236. Added note 2 to Table 115 on page 270. Fixed typo in Table 42 on page 81.
- 8. Updated whole "ATmega48/88/168 Typical Characteristics Preliminary Data" on page 298.
- 9. Added item 2 to 5 in "Errata ATmega48" on page 20.





- 10. Renamed the following bits:
  - SPMEN to SELFPRGEN
  - PSR2 to PSRASY
  - PSR10 to PSRSYNC
  - Watchdog Reset to Watchdog System Reset
- 11. Updated C code examples containing old IAR syntax.
- 12. Updated BLBSET description in "Store Program Memory Control and Status Register SPMCSR" on page 260.



## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311

Fax: 1(408) 487-2600

## **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland

Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong

Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

## **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18

Fax: (33) 2-40-18-19-60

ASIC/ASSP/Smart Cards Zone Industrielle 13106 Rousset Cedex, France

Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland

Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0

Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine

BP 123

38521 Saint-Egreve Cedex, France

Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

Literature Requests www.atmel.com/literature

Disclaimer: Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

© Atmel Corporation 2004. All rights reserved. Atmel® and combinations thereof, AVR®, and AVR Studio® are the registered trademarks of Atmel Corporation or its subsidiaries. Microsoft®, Windows®, Windows NT®, and Windows XP® are the registered trademarks of Microsoft Corporation. Other terms and product names may be the trademarks of others

