## CD54HCT373, CD74HCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCLS453B - FEBRUARY 2001 - REVISED MAY 2003

- 4.5-V to 5.5-V V<sub>CC</sub> Operation
- Wide Operating Temperature Range of -55°C to 125°C
- Balanced Propagation Delays and Transition Times
- Standard Outputs Drive Up To 10 LS-TTL Loads
- Significant Power Reduction Compared to LS-TTL Logic ICs
- Inputs Are TTL-Voltage Compatible

## description/ordering information

The 'HCT373 devices are octal transparent D-type latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs.

CD54HCT373 . . . F PACKAGE CD74HCT373 . . . E OR M PACKAGE (TOP VIEW)



A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

### **ORDERING INFORMATION**

| TA             | PAC      | KAGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------|-------------------|--------------------------|---------------------|
|                | PDIP – E | Tube              | CD74HCT373E              | CD74HCT373E         |
| _55°C to 125°C | SOIC - M | Tube              | CD74HCT373M              | HCT373M             |
| -55 C to 125 C | SOIC - W | Tape and reel     | CD74HCT373M96            | HC13/3W             |
|                | CDIP – F | Tube              | CD54HCT373F3A            | CD54HCT373F3A       |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCLS453B - FEBRUARY 2001 - REVISED MAY 2003

## FUNCTION TABLE (each latch)

|    | INPUTS |   | ОИТРИТ |
|----|--------|---|--------|
| ŌE | LE     | D | Q      |
| L  | Н      | Н | Н      |
| L  | Н      | L | L      |
| L  | L      | Χ | $Q_0$  |
| Н  | X      | Χ | Z      |

## logic diagram (positive logic)



absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                                        | –0.5 V to 7 V  |
|--------------------------------------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 1)                                   | ±20 mA         |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA         |
| Continuous output drain current per output, $I_O(V_O = 0 \text{ to } V_{CC})$                                | ±35 mA         |
| Continuous output source or sink current per output, $I_O(V_O = 0 \text{ to } V_{CC})$                       | ±25 mA         |
| Continuous current through V <sub>CC</sub> or GND                                                            | ±50 mA         |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): E package                                           | 69°C/W         |
| M package                                                                                                    | 58°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                                  | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



SCLS453B - FEBRUARY 2001 - REVISED MAY 2003

## recommended operating conditions (see Note 3)

|       |                                    | T <sub>A</sub> = 25°C |     |     |     | T <sub>A</sub> = -55°C |     | UNIT |
|-------|------------------------------------|-----------------------|-----|-----|-----|------------------------|-----|------|
|       |                                    | MIN                   | MAX | MIN | MAX | MIN                    | MAX |      |
| VCC   | Supply voltage                     | 4.5                   | 5.5 | 4.5 | 5.5 | 4.5                    | 5.5 | V    |
| VIH   | High-level input voltage           | 2                     |     | 2   |     | 2                      |     | V    |
| VIL   | Low-level input voltage            |                       | 0.8 |     | 0.8 |                        | 0.8 | V    |
| ٧ı    | Input voltage                      |                       | VCC |     | VCC |                        | VCC | V    |
| Vo    | Output voltage                     |                       | VCC |     | VCC |                        | VCC | V    |
| Δt/Δν | Input transition rise or fall rate |                       | 500 |     | 500 |                        | 500 | ns   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS                    |                                         | vcc            | T <sub>A</sub> = 25°C |      | T <sub>A</sub> = -55°C<br>TO 125°C |     | T <sub>A</sub> = -40°C<br>TO 85°C |      | UNIT |
|--------------------|------------------------------------|-----------------------------------------|----------------|-----------------------|------|------------------------------------|-----|-----------------------------------|------|------|
|                    |                                    |                                         | MIN            | MAX                   | MIN  | MAX                                | MIN | MAX                               |      |      |
| Vou                | VI = VIH or VIL                    | I <sub>OH</sub> = -20 μA                | 4.5 V          | 4.4                   |      | 4.4                                |     | 4.4                               |      | V    |
| VOH                | AI = AIH OLAIL                     | $I_{OH} = -6 \text{ mA}$                | 4.5 V          | 3.98                  |      | 3.7                                |     | 3.84                              |      | ٧    |
| \/o:               | VI = VIH or VIL                    | I <sub>OL</sub> = 20 μA                 | 4.5 V          |                       | 0.1  |                                    | 0.1 |                                   | 0.1  | V    |
| VOL                | AL = AIH OL AIL                    | I <sub>OL</sub> = 6 mA                  | 4.5 V          |                       | 0.26 |                                    | 0.4 |                                   | 0.33 |      |
| lį                 | $V_I = V_{CC}$ or 0                |                                         | 5.5 V          |                       | ±0.1 |                                    | ±1  |                                   | ±1   | μΑ   |
| loz                | $V_O = V_{CC}$ or 0                |                                         | 5.5 V          |                       | ±0.5 |                                    | ±10 |                                   | ±5   | μΑ   |
| ICC                | $V_I = V_{CC}$ or 0,               | IO = 0                                  | 5.5 V          |                       | 8    |                                    | 160 |                                   | 80   | μΑ   |
| ∆l <sub>CC</sub> ‡ | One input at V <sub>CC</sub> – 2.1 | V, Other inputs at 0 or V <sub>CC</sub> | 4.5 V to 5.5 V |                       | 360  |                                    | 490 |                                   | 450  | μΑ   |
| C <sub>i</sub>     |                                    |                                         |                |                       | 10   |                                    | 10  |                                   | 10   | pF   |
| Co                 |                                    |                                         |                |                       | 10   |                                    | 10  |                                   | 10   | pF   |

 $<sup>\</sup>ddagger$  Additional quiescent supply current per input pin, TTL inputs high, 1 unit load. For dual-supply systems, theoretical worst-case ( $V_I = 2.4 \text{ V}, V_{CC} = 5.5 \text{ V}$ ) specification is 1.8 mA.

#### **HCT INPUT LOADING TABLE**

| INPUT | UNIT LOAD |
|-------|-----------|
| ŌĒ    | 1.5       |
| Any D | 0.4       |
| LE    | 1         |

Unit load is  $\Delta I_{CC}$  limit specified in electrical characteristics table (e.g., 360  $\mu A$  max at 25°C).



## CD54HCT373, CD74HCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCLS453B - FEBRUARY 2001 - REVISED MAY 2003

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 4.5 V (unless otherwise noted) (see Figure 1)

|                 |                             | T <sub>A</sub> = 1 | 25°C | T <sub>A</sub> = - | -55°C<br>25°C | T <sub>A</sub> = - | -40°C<br>5°C | UNIT |
|-----------------|-----------------------------|--------------------|------|--------------------|---------------|--------------------|--------------|------|
|                 |                             | MIN                | MAX  | MIN                | MAX           | MIN                | MAX          |      |
| t <sub>W</sub>  | Pulse duration, LE high     | 16                 |      | 24                 |               | 20                 |              | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | 13                 |      | 20                 |               | 16                 |              | ns   |
| t <sub>h</sub>  | Hold time, data after LE↓   | 10                 |      | 15                 |               | 13                 |              | ns   |

# switching characteristics over recommended operating free-air temperature range, $V_{CC} = 4.5 \text{ V}$ (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD T <sub>A</sub> = 25°C |     | T <sub>A</sub> = - |     | T <sub>A</sub> = - |     | UNIT |    |
|------------------|-----------------|----------------|----------------------------|-----|--------------------|-----|--------------------|-----|------|----|
|                  | (1141 01)       | (0011 01)      | CALACITATOL                | MIN | MAX                | MIN | MAX                | MIN | MAX  |    |
|                  | D               | Q              | C 50 pE                    |     | 32                 |     | 48                 |     | 40   | 20 |
| <sup>t</sup> pd  | LE              | γ              | C <sub>L</sub> = 50 pF     |     | 35                 |     | 53                 |     | 44   | ns |
| t <sub>en</sub>  | ŌE              | Q              | C <sub>L</sub> = 50 pF     |     | 35                 |     | 53                 |     | 44   | ns |
| <sup>t</sup> dis | ŌĒ              | Q              | C <sub>L</sub> = 50 pF     |     | 35                 |     | 53                 |     | 44   | ns |
| t <sub>t</sub>   |                 | Q              | C <sub>L</sub> = 50 pF     |     | 12                 |     | 18                 |     | 15   | ns |

## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                 | PARAMETER                     | TYP | UNIT |
|-----------------|-------------------------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | 53  | pF   |



### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and test-fixture capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f = 6 \text{ ns}$ ,  $t_f = 6 \text{ ns}$ .
- D. For clock inputs,  $f_{\text{max}}$  is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpLz and tpHz are the same as tdis.
- G. tpzL and tpzH are the same as ten.
- H. tplH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## 16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Falls within JEDEC MS-001, except 18 and 20 pin minimum body Irngth (Dim A).

The 20 pin end lead shoulder width is a vendor option, either half or full width.

## DW (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### **16 PINS SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated