#### features - Power-On Reset Generator with Fixed Delay Time of 200 ms, no External Capacitor Needed - Precision Supply Voltage Monitor 2.5 V, 3 V, 3.3 V, and 5 V - Pin-For-Pin Compatible with the MAX705 through MAX708 Series - Integrated Watchdog Timer (TPS3705 only) - Voltage Monitor for Power-Fail or Low-Battery Warning - Maximum Supply Current of 50 μA - MSOP-8 and SO-8 Packages - Temperature Range . . . −40°C to 85°C # typical applications - Designs Using DSPs, Microcontrollers or Microprocessors - Industrial Equipment - Programmable Controls - Automotive Systems - Portable/Battery Powered Equipment - Intelligent Instruments - Wireless Communication Systems - Notebook/Desktop Computers Figure 1. Typical MSP430 Application TPS3705...D PACKAGE (TOP VIEW) TPS3707 . . . D PACKAGE (TOP VIEW) NC - No internal connection TPS3705 . . . DGN PACKAGE (TOP VIEW) TPS3707 . . . DGN PACKAGE (TOP VIEW) NC - No internal connection Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # TPS3705-30, TPS3705-33, TPS3705-50 TPS3707-25, TPS3707-30, TPS3707-33, TPS3707-50 PROCESSOR SUPERVISORY CIRCUITS WITH POWER-FAIL SLVS184B - NOVEMBER 1998 - REVISED JANUARY 1999 # description The TPS3705, TPS3707 family of microprocessor supply-voltage supervisors provide circuit initialization and timing supervision, primarily for DSP and processor-based systems. During power-on, $\overline{RESET}$ is asserted when the supply voltage $V_{DD}$ becomes higher than 1.1 V. Thereafter, the supply voltage supervisor monitors $V_{DD}$ and keeps $\overline{RESET}$ active as long as $V_{DD}$ remains below the threshold voltage $V_{IT+}$ . An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time, $t_{dtyp}$ = 200 ms, starts after $V_{DD}$ has risen above the threshold voltage $V_{IT+}$ . When the supply voltage drops below the threshold voltage $V_{IT-}$ , the output becomes active (low) again. No external components are required. All the devices of this family have a fixed-sense threshold voltage $V_{IT-}$ set by an internal voltage divider. The TPS3705-xx and TPS3707-xx devices incorporate a manual reset input, $\overline{MR}$ . A low level at $\overline{MR}$ causes RESET to become active. The TPS370x-xx families integrate a power-fail comparator which can be used for low-battery detection, power-fail warning, or for monitoring a power supply other than the main supply. The TPS3705-xx devices have a watchdog timer that is periodically triggered by a positive or negative transition at WDI. When the supervising system fails to retrigger the watchdog circuit within the time-out interval, $t_{t(out)} = 1.6 \text{ s}$ , $\overline{\text{WDO}}$ becomes active. This event also reinitializes the watchdog timer. Leaving WDI unconnected disables the watchdog. The TPS3707-xx devices do not have the Watchdog function, but include a high-level output RESET. The product spectrum is designed for supply voltages of 2.5 V, 3 V, 3.3 V, and 5 V. The circuits are available in either 8-pin MSOP or standard SOIC packages. The TPS3705, TPS3707 devices are characterized for operation over a temperature range of –40°C to 85°C. #### **AVAILABLE OPTIONS** | | | PACKAGE | D DEVICES | | | | |---------------|----------------------|----------------------|----------------------------------------|------------------------|------------------|--| | TA | THRESHOLD<br>VOLTAGE | SMALL OUTLINE<br>(D) | POWER-PAD™<br>μ-SMALL OUTLINE<br>(DGN) | MARKING DGN<br>PACKAGE | CHIP FORM<br>(Y) | | | | 2.63 V | TPS3705-30D | TPS3705-30DGN | TIAAT | TPS3705-30Y | | | | 2.93 V | TPS3705-33D | TPS3705-33DGN | TIAAU | TPS3705-33Y | | | | 4.55 V | TPS3705-50D | TPS3705-50DGN | TIAAV | TPS3705-50Y | | | –40°C to 85°C | 2.25 V | TPS3707-25D | TPS3707-25DGN | TIAAW | TPS3707-25Y | | | | 2.63 V | TPS3707-30D | TPS3707-30DGN | TIAAX | TPS3707-30Y | | | | 2.93 V | TPS3707-33D | TPS3707-33DGN | TIAAY | TPS3707-33Y | | | | 4.55 V | TPS3707-50D | TPS3707-50DGN | TIAAZ | TPS3707-50Y | | ## **Function Tables** # **TRUTH TABLE, TPS3705** | MR | V <sub>DD</sub> >V <sub>IT</sub> | RESET | TYPICAL<br>DELAY | |-----|----------------------------------|-------|------------------| | H→L | 1 | H→L | 30 ns | | L→H | 1 | L→H | 200 ms | | Н | 1→0 | H→L | 3 μs | | Н | 0→1 | L→H | 200 ms | # **TRUTH TABLE, TPS3707** | MR | V <sub>DD</sub> >V <sub>IT</sub> | RESET RESET | | RESET RESET | | TYPICAL<br>DELAY | |-----|----------------------------------|-------------|-------------------|-------------|--|------------------| | H→L | 1 | H→L | L→H | 30 ns | | | | L→H | 1 | L→H | $H{ ightarrow} L$ | 200 ms | | | | н | 1→0 | H→L | L→H | 3 μs | | | | Н | 0→1 | L→H | $H{ ightarrow} L$ | 200 ms | | | # **TRUTH TABLE, TPS370x** | PFI>V <sub>IT</sub> | PFO | TYPICAL<br>DELAY | |---------------------|-----|------------------| | 0→1 | L→H | 0.5 μs | | 1→0 | H→L | 0.5 μs | # functional block diagram # timing diagrams # **TPS370xY** chip information These chips, when properly assembled, display characteristics similar to those of the TPS370x. Thermal compression or ultrasonic bonding may be caused on the doped-aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform. # **Terminal Functions** | | TERMINAL | | 1/0 | DESCRIPTION | | |-------|----------|----------|-----|------------------------------|--| | NAME | | NO. | ",0 | DESCRIPTION | | | MR | | 1 | I | Manual reset | | | VDD | | 2 | | Supply voltage | | | GND | | 3 Ground | | Ground | | | PFI | | 4 | I | Power-fail comparator input | | | PFO | | 5 | 0 | Power-fail comparator output | | | WDI | TPS3705 | 6 | I | Watchdog timer input | | | NC | TPS3707 | 0 | | No internal connection | | | RESET | | 7 | 0 | Active-low reset output | | | WDO | TPS3705 | 8 | 0 | Watchdog timer output | | | RESET | TPS3707 | Ů | 0 | Active-high reset output | | # TPS3705-30, TPS3705-33, TPS3705-50 TPS3707-25, TPS3707-30, TPS3707-33, TPS3707-50 PROCESSOR SUPERVISORY CIRCUITS WITH POWER-FAIL SLVS184B - NOVEMBER 1998 - REVISED JANUARY 1999 # absolute maximum ratings over operating free-air temperature (unless otherwise noted) | Supply voltage, V <sub>DD</sub> (see Note1) | | |----------------------------------------------------------------|------------------------------| | All other pins (see Note 1) | 0.3 V to 7 V | | Maximum low output current, I <sub>OL</sub> | 5 mA | | Maximum high output current, IOH | | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{DD}$ ) | ±20 mA | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{DD}$ ) | ±20 mA | | Continuous total power dissipation | See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> | –40°C to 85°C | | Storage temperature range, T <sub>stq</sub> | | | Soldering temperature | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | | PACKAGE | T <sub>A</sub> <25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---|---------|--------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------| | Г | DGN | 2.14 W | 17.1 mW/°C | 1.37 W | 1.11 W | | ı | D | 725 mW | 5.8 mW/°C | 464 mW | 377 mW | # recommended operating conditions at specified temperature range | | MIN | MAX | UNIT | |---------------------------------------------------------|---------------------|----------------------|------| | Supply voltage, V <sub>DD</sub> | 2 | 6 | V | | Input voltage, V <sub>I</sub> | 0 | V <sub>DD</sub> +0.3 | V | | High-level input voltage, VIH | 0.7×V <sub>DD</sub> | | V | | Low-level input voltage, V <sub>IL</sub> | | 0.3×V <sub>DD</sub> | V | | Input transition rise and fall rate at MR or WDI, Δt/ΔV | | 100 | ns/V | | Operating free-air temperature range, TA | -40 | 85 | °C | NOTE 1: All voltage values are with respect to GND. For reliable operation the device must not be operated at 7 V for more than t = 1000h continuously. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------|-----------------------------------------------------------|-----------------|----------------------|--------------------------------------------------------------------------------------|------------------------|------|-------|------|--| | | | | TPS370x-xx | $V_{DD} = 1.1 \text{ V}$ $I_{OH} = -4 \mu A$ | 0.8 | | | | | | | | | TPS3707-25 | V V00V | | | | | | | | | | TPS370x-30 | V <sub>DD</sub> = V <sub>IT+</sub> + 0.2 V,<br>I <sub>OH</sub> = -500 μA | 0.7×V <sub>DD</sub> | | | | | | Vон | High-level output voltage | | TPS370x-33 | 1011 000 p. 1 | | | | V | | | | | | TPS370x-50 | $V_{DD} = V_{IT+} + 0.2 \text{ V},$ $I_{OH} = -800 \mu\text{A}$ | V <sub>DD</sub> –1.5 V | | | | | | | | | TPS370x-xx | $V_{DD} = 6 \text{ V}, \qquad I_{OH} = -800 \mu\text{A}$ | 1 | | | | | | | | | TPS3707-25 | | | | | | | | | | | TPS370x-30 | $V_{DD} = V_{IT+} + 0.2 \text{ V}, I_{OL} = 1 \text{ mA}$ | | | 0.3 | V | | | VOL | Low-level output voltage | | TPS370x-33 | | | | | | | | VOL. | Low lovel output voltage | | TPS370x-50 | $V_{DD} = V_{IT+} + 0.2 V,$<br>$I_{OL} = 2.5 \text{ mA}$ | | | 0.4 | V | | | | | | TPS370x-xx | $V_{DD} = 6 V$ $I_{OL} = 3 \text{ mA}$ | | | 0.4 | | | | | Power-up reset voltage (see | e Note 2 | 2) | $V_{DD} \ge 1.1 \text{ V}, \qquad I_{OL} = 50 \mu\text{A}$ | | | 0.3 | V | | | | | | TPS3707-25 | | 2.20 | 2.25 | 2.30 | | | | | | TPS370x-30 | $T_A = 0$ °C to 85°C | 2.57 | 2.63 | 2.68 | ] , [ | | | | | | | TPS370x-33 | 1A = 0 C to 65 C | 2.87 | | 2.98 | V V | | | | Negative-going input<br>threshold voltage<br>(see Note 3) | | TPS370x-50 | | 4.45 | 4.55 | 4.63 | | | | V <sub>IT</sub> _ | | | TPS3707-25 | | 2.20 | 2.25 | 2.32 | | | | | | | TPS370x-30 | T <sub>A</sub> = -40°C to 85°C | 2.57 | 2.63 | 2.70 | | | | | | | TPS370x-33 | 1A = -40 C to 85 C | 2.87 | 2.93 | 3.0 | | | | | | | TPS370x-50 | | 4.45 | 4.55 | 4.65 | | | | | | PFI | TPS370x-xx | $V_{DD} \ge 2 \text{ V}, \qquad T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | 1.20 | 1.25 | 1.30 | V | | | | | | TPS3707-25 | | | 40 | | | | | | | V <sub>DD</sub> | TPS370x-30 | | | 50 | | | | | V <sub>hys</sub> | Hysteresis | טט י | TPS370x-33 | | | 50 | | mV | | | | | | TPS370x-50 | | | 70 | | | | | | | PFI | TPS370x-xx | | | 10 | | | | | I <sub>IH(AV)</sub> | Average high-level input current | WDI | | WDI = V <sub>DD</sub> = 6 V,<br>Time average (dc = 88%) | | 100 | 150 | μΑ | | | I <sub>IL(AV)</sub> | Average low-level input current | VVDI | | WDI = 0 V, $V_{DD} = 6 V$ ,<br>Time average (dc = 12%) | | -15 | -20 | μΑ | | | | High lovel input current | WDI | | WDI = V <sub>DD</sub> = 6 V | | 120 | 170 | ^ | | | lін | High-level input current | MR | | $\overline{MR} = 0.7 \times V_{DD}, V_{DD} = 6 V$ | | -130 | -180 | μΑ | | | ļ | WDI | | | $WDI = 0 V$ , $V_{DD} = 6 V$ | | -120 | -170 | ^ | | | ΙΙL | Low-level input current | MR | | $\overline{MR} = 0 \text{ V}, \qquad \text{V}_{DD} = 6 \text{ V}$ | | -430 | -600 | μΑ | | | Ц | Input current | PFI | | $V_{DD} = 6 \text{ V}, \qquad 0 \text{ V} \leq V_{I} \leq V_{DD}$ | -1 | 0 | 1 | μΑ | | | Inn | Supply current | | TPS3707-xx | V <sub>DD</sub> = 2 V to 6 V, MR = V <sub>DD</sub> , MR, WDI and outputs unconnected | | 20 | 50 | μΑ | | | IDD | Supply current | | TPS3705-xx | V <sub>DD</sub> = 2 V to 6 V, MR= V <sub>DD</sub> , MR, WDI and outputs unconnected | | 30 | 50 | μΑ | | | Ci | Input capacitance | | | $V_I = 0 V \text{ to } V_{DD}$ | | 5 | | pF | | NOTES: 2. The lowest supply voltage at which RESET becomes active. t<sub>r,VDD</sub> ≥ 15 μs/V 3. To ensure best stability of the threshold voltage, a bypass capacitor (ceramic, 0.1 μF) should be placed near to the supply terminals. # TPS3705-30, TPS3705-33, TPS3705-50 TPS3707-25, TPS3707-30, TPS3707-33, TPS3707-50 PROCESSOR SUPERVISORY CIRCUITS WITH POWER-FAIL SLVS184B - NOVEMBER 1998 - REVISED JANUARY 1999 # timing requirements at R $_L$ = 1 M $\Omega,$ C $_L$ = 50 pF, T $_A$ = 25 $^{\circ}C$ | PARAMETER | | TEST CONDITIONS | | | MIN | TYP | MAX | UNIT | | |----------------|-------------|--------------------|--------------------------------|------------------------------|------------------------------|-----|-----|------|----| | | | at V <sub>DD</sub> | $V_{DD} = V_{IT+} + 0.2 V,$ | $V_{DD} = V_{IT} - 0.2 V$ | , | 6 | | | μs | | t <sub>w</sub> | Pulse width | at MR | $V_{DD} \ge V_{IT+} + 0.2 V$ , | $V_{IL} = 0.3 \times V_{DD}$ | $V_{IH} = 0.7 \times V_{DD}$ | 100 | | | ns | | | | at WDI | $V_{DD} \ge V_{IT+} + 0.2 V$ , | $V_{IL} = 0.3 \times V_{DD}$ | $V_{IH} = 0.7 \times V_{DD}$ | 100 | | | ns | # switching characteristics at R<sub>L</sub> = 1 M $\Omega$ , C<sub>L</sub> = 50 pF, T<sub>A</sub> = 25°C | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|----------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------| | t <sub>t</sub> (out) | Watchdog time out | $V_{DD} \ge V_{IT+} + 0.2 \text{ V},$<br>See timing diagram | 1.1 | 1.6 | 2.3 | s | | | t <sub>d</sub> Delay time | | | V <sub>DD</sub> > V <sub>IT+</sub> + 0.2 V,<br>See timing diagram | 140 | 200 | 280 | ms | | tPHL | Propagation (delay) time, high-to-low-level output | MR to RESET delay | $V_{DD} \ge V_{ T+} + 0.2 \text{ V},$<br>$V_{ } = 0.3 \times V_{DD}$ | | 50 | 250 | 20 | | tPLH | Propagation (delay) time, low-to-high-level output | MR to RESET delay (TPS3707-xx only) | $V_{IH} = 0.3 \times V_{DD}$ | | 50 | 250 | ns | | tPHL | Propagation (delay) time, high-to-low-level output | V <sub>DD</sub> to RESET delay | | | 3 | 5 | | | tPLH | Propagation (delay) time, low-to-high-level output | V <sub>DD</sub> to RESET delay (TPS3707-xx only) | | | 3 | 5 | μs | | <sup>t</sup> PHL | Propagation (delay) time, high-to-low-level output | DELLA DEO dalas | V== 2.V to 6.V | | 0.5 | 1 | | | tPLH | Propagation (delay) time, low-to-high-level output | PFI to PFO delay | $V_{DD} = 2 \text{ V to 6 V}$ | | 0.5 | 1 | μs | # TYPICAL CHARACTERISTICS # NORMALIZED INPUT THRESHOLD VOLTAGE Figure 2 TEXAS INSTRUMENTS POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 # TYPICAL CHARACTERISTICS **LOW-LEVEL OUTPUT VOLTAGE** ## MECHANICAL DATA # D (R-PDSO-G\*\*) #### 14 PIN SHOWN # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). D. Falls within JEDEC MS-012 ## **MECHANICAL DATA** # DGN (S-PDSO-G8) # PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions include mold flash or protrusions. - D. The package thermal performance may be enhanced by attaching an external heat sink to the thermal pad. This pad is electrically and thermally connected to the backside of the die and possibly selected leads. - E. Falls within JEDEC MO-187 PowerPAD is a trademark of Texas Instruments Incorporated. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated