

# **CMOS Quad 3-State R/S Latches**

High-Voltage Types (20-Volt Rating) Quad NOR R/S Latch - CD4043B Quad NAND R/S Latch - CD4044B

CD4043B types are guad crosscoupled 3-state CMOS NOR latches and the CD4044B types are quad cross-coupled 3state CMOS NAND latches. Each latch has a separate Q output and individual SET and RESET inputs. The Q outputs are controlled by a common ENABLE input. A logic "1" or high on the ENABLE input connects the latch states to the Q outputs. A logic "0" or low on the ENABLE input disconnects the latch states from the Q outputs, resulting in an open circuit condition on the Q outputs. The open circuit feature allows common busing of the outputs.

The CD4043B and CD4044B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (D, DR, DT, DW, DWR, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

# QI O2 CD4043B AND LATCH \*ALL INPUTS PROTECTED BY CMOS INPUT PROTECTION NETWORK 91 -013 Vss CD40448 Fig. 1 - Logic diagrams.

#### MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY-VOLTAGE RANGE, (VDD)                                                                                    |
|-------------------------------------------------------------------------------------------------------------------|
| Voltages referenced to V <sub>SS</sub> Terminal)0.5V to +20V                                                      |
| INPUT VOLTAGE RANGE, ALL INPUTS                                                                                   |
| DC INPUT CURRENT, ANY ONE INPUT                                                                                   |
| POWER DISSIPATION PER PACKAGE (PD):                                                                               |
| For T <sub>A</sub> = -55°C to +100°C                                                                              |
| For T <sub>A</sub> = +100 <sup>o</sup> C to +125 <sup>o</sup> C Derate Linearity at 12mW/ <sup>o</sup> C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                                                          |
| FOR T <sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)                                           |
| OPERATING-TEMPERATURE RANGE (T <sub>A</sub> )                                                                     |
| STORAGE TEMPERATURE RANGE (T <sub>stg</sub> )                                                                     |
| LEAD TEMPERATURE (DURING SOLDERING):                                                                              |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max                                        |

# CD4043B, CD4044B Types

#### Features:

- 3-state outputs with common output ENABLE
- Separate SET and RESET inputs for each latch
- NOR and NAND configurations
- 5-V, 10-V, and 15-V parametric ratings
- Standardized symmetrical output characteristics
- 100% tested for guiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full package temperature range):  $1 V \text{ at } V_{DD} = 5 V$ 2 V at V<sub>DD</sub> = 10 V 2.5 V at VDD = 15 V

Applications:

- Holding register in multi-register system
- Four bits of independent storage with output ENABLE

Voo

R4

R3

02

92CS-24476R1

16

15

14 - S4 13 NC

12 - S3

10 - 03

OC\*

1 0 4

TOP VIEW

CD4043B

SREI Q

Ó 1

- Strobed register
- General digital logic
- CD4043B for positive logic systems
- CD4044B for negative logic systems

04

Q1

R١

sı

\$2

R2

Vss

NC=NO CONNECTION

OPEN CIRCUIT

+ NO CHANGE △ DOMINATED BY S=1 INPUT CD4043B

ENABLE



Recommended Operating Conditions TA=25°C For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges.

| Characteristic 🤲                                                             | V <sub>DD</sub><br>(V) | Min.            | Max.        | Units |
|------------------------------------------------------------------------------|------------------------|-----------------|-------------|-------|
| Supply-Voltage Range<br>(T <sub>A</sub> = Full Package<br>Temperature Range) | -                      | 3               | 18          | v     |
| SET or RESET<br>Pulse Width, t <sub>W</sub>                                  | 5<br>10<br>15          | 160<br>80<br>40 | -<br>-<br>- | пs    |

#### **STATIC ELECTRICAL CHARACTERISTICS**

| CHARACTER-                                     | CONDITIONS |      |     | LIM         | IITS AT | INDICAT | ED TEN | MPERATURES (°C) |                  |      | UNITS |
|------------------------------------------------|------------|------|-----|-------------|---------|---------|--------|-----------------|------------------|------|-------|
| ISTIC                                          | Vo         | VIN  | VDD |             |         |         |        | +25             |                  |      |       |
|                                                | (V)        | (V)  | (V) | 55          | -40     | +85     | +125   | Min.            | Тур.             | Max. |       |
| Quiescent Device                               | -          | 0,5  | 5   | 1           | 1       | 30      | 30     | -               | 0.02             | 1    | μΑ    |
| Current,                                       | _          | 0,10 | 10  | 2           | 2       | 60      | 60     | -               | 0.02             | 2    |       |
| DD Max.                                        | -          | 0,15 | 15  | 4           | 4       | 120     | 120    | -               | 0.02             | 4    |       |
|                                                | -          | 0,20 | 20  | 20          | 20      | 600     | 600    | -               | 0.04             | 20   |       |
| Output Low                                     | 0.4        | 0,5  | 5   | 0.64        | 0.61    | 0.42    | 0.36   | 0.51            | 1                |      |       |
| (Sink) Current                                 | 0.5        | 0,10 | 10  | 1.6         | 1.5     | 1.1     | 0.9    | 1.3             | 2.6              | _    |       |
| IOL Min.                                       | 1.5        | 0,15 | 15  | 4.2         | 4       | 2.8     | 2.4    | 3.4             | 6.8              | _    |       |
| Output High                                    | 4.6        | 0,5  | 5   | -0.64       | -0.61   | -0.42   | -0.36  | -0.51           | -1               | -    | mA    |
| (Source)                                       | 2.5        | 0,5  | 5   | 2           | -1.8    | -1.3    | -1.15  | -1.6            | -3.2             | -    |       |
| Current,                                       | 9.5        | 0,10 | 10  | -1.6        | -1.5    | -1.1    | -0.9   | -1.3            | -2.6             | _    |       |
| IOH Min.                                       | 13.5       | 0,15 | 15  | -4.2        | -4      | -2.8    | -2.4   | -3.4            | -6.8             | _    |       |
| Output Voltage:                                | -          | 0,5  | 5   | 0.05 - 0 0. |         |         |        |                 | 0.05             |      |       |
| Low-Level,<br>VOL Max.                         |            | 0,10 | 10  | 0.05        |         |         |        | -               | 0                | 0.05 | V     |
|                                                |            | 0,15 | 15  | 0.05        |         |         |        | -               | 0                | 0.05 |       |
| Output Voltage:<br>High-Level,                 | _          | 0,5  | 5   | 4.95        |         |         | 4.95   | 5               | -                |      |       |
|                                                | _          | 0,10 | 10  | 9.95        |         |         |        | 9.95            | 10               | _    |       |
| VOH Min.                                       | —          | 0,15 | 15  | 14.95       |         |         |        | 14.95           | 15               | -    |       |
| Input Low                                      | 0.5, 4.5   | -    | 5   | 1.5         |         |         |        | -               | _                | 1.5  |       |
| Voltage,                                       | 1, 9       | -    | 10  | 3           |         |         |        |                 | —                | 3    |       |
| VIL Max.                                       | 1.5,13.5   | -    | 15  | 4           |         |         |        | _               |                  | 4    |       |
| Input High                                     | 0.5, 4.5   | -    | 5   | 3.5         |         |         |        | 3.5             | _                | —    | ▼.    |
| Voltage,<br>VIH Min.                           | 1, 9       | -    | 10  | 7           |         |         |        | 7               | -                | _    |       |
|                                                | 1.5, 3.5   | -    | 15  | 11          |         |         |        | 11              |                  | -    |       |
| Input Current<br>IIN Max.                      | _          | 0,18 | 18  | ±0.1        | ±0.1    | ±1      | ±1     | -               | ±10 <sup>5</sup> | ±0.1 | μΑ    |
| 3-State Output<br>Leakage Current<br>IOUT Max. | 0,18       | 0,18 | 18  | ±0.4        | ±0.4    | ±12     | ±12    | _               | ±10-4            | ±0.4 | μΑ    |

Ē

3



# **DYNAMIC ELECTRICAL CHARACTERISTICS** at $T_A = 25^{\circ}$ C; Input $t_r$ , $t_f = 20$ ns, $C_L = 50 \, pF$ , $R_L = 200 \, K\Omega$

| CHARACTERISTIC                                   | TERISTIC | V <sub>DD</sub><br>(V) | ALL  | UNITS |     |
|--------------------------------------------------|----------|------------------------|------|-------|-----|
|                                                  |          |                        | TYP. | MAX.  | 1   |
| Propagation Delay                                |          | 5                      | 150  | 300   |     |
| Time: tpHL, tpLH                                 |          | - 10                   | 70   | 140   | ris |
| SET or RESET to Q                                |          | 15                     | 50   | 100   |     |
| 3-State Propagation Delay                        |          | 5                      | 115  | 230   |     |
| Time: ENABLE to Q                                |          | 10                     | 55   | 110   | ns  |
| <sup>t</sup> PHZ <sup>, t</sup> PZH              |          | 15                     | 40   | 80    |     |
| tpLZ, tpZL                                       |          | 5                      | 90   | 180   |     |
|                                                  |          | 10                     | 50   | 100   | ins |
|                                                  |          | 15                     | 35   | 70    |     |
| Transition Time:                                 |          | 5                      | 100  | 200   |     |
| <sup>t</sup> THL <sup>, t</sup> TLH              |          | 10                     | 50   | 100   | ns  |
|                                                  | 1        | 15                     | 40   | 80    |     |
| Minimum                                          |          | 5                      | 80   | 160   | [   |
| SET or RESET                                     |          | 10                     | 40   | 80    | ns  |
| Pulse Width, t <sub>W</sub>                      |          | 15                     | 20   | 40    |     |
| nput Capacitance,<br>(Any Input) C <sub>IN</sub> |          |                        | 5    | 7.5   | pF  |



Fig. 7 — Typical propagation delay time vs. load capacitance—SET, RESET to Q, Q.





Fig. 6 — Typical transition time vs. load capacitance.



Fig. 9 - Quiescent device current.



Fig. 10 — Input voltage.

Fig. 11 - Input current.

Fig. 12 - Switch bounce eliminator.



Fig. 13 - ENABLE propagation delay time test circuit and waveforms.

:

#### CHIP DIMENSIONS AND PAD LAYOUTS



3

CD4044BH

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \text{ inch})$ .

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

MPDI002C - JANUARY 1995 - REVISED DECEMBER 20002

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

/д.

- B. This drawing is subject to change without notice.
- /C Falls within JEDEC MS-001, except 18 and 20 pin minimum body Irngth (Dim A).
  - The 20 pin end lead shoulder width is a vendor option, either half or full width.



MSOI002B - JANUARY 1995 - REVISED SEPTEMBER 2001

### PLASTIC SMALL-OUTLINE PACKAGE

## D (R-PDSO-G\*\*) 8 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-012



MSOI003E - JANUARY 1995 - REVISED SEPTEMBER 2001

### PLASTIC SMALL-OUTLINE PACKAGE

DW (R-PDSO-G\*\*) 16 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013



## PLASTIC SMALL-OUTLINE PACKAGE

### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

# PW (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated