### General Description

The MAX512/MAX513 contain three 8-bit, voltage-output digital-to-analog converters (DAC A, DAC B, and DAC C). Output buffer amplifiers for DACs A and B provide voltage outputs while reducing external component count. The output buffer for DAC A can source or sink 5mA to within 0.5V of V<sub>DD</sub> or V<sub>SS</sub>. The buffer for DAC B can source or sink 0.5mA to within 0.5V of V<sub>DD</sub> or V<sub>SS</sub>. DAC C is unbuffered, providing a third voltage output with increased accuracy. The MAX512 operates with a single +5V ±10% supply, and the MAX513 operates with a +2.7V to +3.6V supply. Both devices can also operate with supplies.

The 3-wire serial interface has a maximum operating frequency of 5MHz and is compatible with SPI<sup>TM</sup>, QSPI<sup>TM</sup>, and Microwire<sup>TM</sup>. The serial input shift register is 16 bits long and consists of 8 bits of DAC input data and 8 bits for DAC selection and shutdown. DAC registers can be loaded independently or in parallel at the positive edge of  $\overline{CS}$ . A latched logic output is also available for auxiliary control.

Ultra-low power consumption and small packages (14-pin DIP/SO) make the MAX512/MAX513 ideal for portable and battery-powered applications. Supply current is only 1mA, dropping to less than 1 $\mu$ A in shutdown. Any of the three DACs can be independently shut down. In shutdown mode, the DAC's R-2R ladder network is disconnected from the reference input, minimizing system power consumption.

# Applications

Digital Gain and Offset Adjustment Programmable Attenuators Programmable Current Sources Programmable Voltage Sources RF Digitally Adjustable Bias Circuits VCO Tuning

## Pin Configuration



\_\_\_Features

- Operate from a Single +5V (MAX512) or +3V (MAX513) Supply, or from Bipolar Supplies
- Low Power Consumption 1mA Operating Current <1µA Shutdown Current</li>
- Unipolar or Bipolar Outputs
- ♦ 5MHz, 3-Wire Serial Interface
- ♦ SPI, QSPI, and Microwire Compatible
- ◆ Two Buffered, Bipolar-Output DACs (DACs A/B)
- Independently Programmable Shutdown Mode
- ♦ Space-Saving 14-Pin SO/DIP Packages
- Pin and Software Reset

# **Ordering Information**

| PART      | TEMP. RANGE  | PIN-PACKAGE    |
|-----------|--------------|----------------|
| MAX512CPD | 0°C to +70°C | 14 Plastic DIP |
| MAX512CSD | 0°C to +70°C | 14 SO          |
| MAX512C/D | 0°C to +70°C | Dice*          |

Ordering Information continued at end of data sheet. \* Contact factory for dice specifications.

### \_Functional Diagram



Microwire is a trademark of National Semiconductor Corp. SPI and QSPI are trademarks of Motorola Inc.

### M/XI/M

Maxim Integrated Products 1

For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800

## ABSOLUTE MAXIMUM RATINGS

| V <sub>DD</sub> to GND             |  |
|------------------------------------|--|
| $V_{DD}$ to $V_{SS}$               |  |
| REFAB                              |  |
| OUTA, OUTB (Note 1)                |  |
| OUTC0.3V, (V <sub>DD</sub> + 0.3V) |  |
| REFC0.3V, (V <sub>DD</sub> + 0.3V) |  |
|                                    |  |

| Continuous Power Dissipation ( $I_A = +/0^{\circ}C$ |                |
|-----------------------------------------------------|----------------|
| Plastic DIP (derate 10.00mW/°C above +              | 70°C)800mW     |
| SO (derate 8.33mW/°C above +70°C)                   | 667mW          |
| CERDIP (derate 9.09mW/°C above +70°C                | c)727mW        |
| Operating Temperature Ranges                        |                |
| MAX51_C                                             | 0°C to +70°C   |
| MAX51_E                                             | 40°C to +85°C  |
| MAX51_MJD                                           | 55°C to +125°C |
| Storage Temperature Range                           | 65°C to +165°C |
| Lead Temperature (soldering, 10sec)                 | +300°C         |
|                                                     |                |

Note 1: The outputs may be shorted to V<sub>DD</sub>, V<sub>SS</sub>, or GND if the package power dissipation is not exceeded. Typical short-circuit current to GND is 50mA.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = +4.5V \text{ to } +5.5V \text{ for MAX512}, V_{DD} = +2.7V \text{ to } +3.6V \text{ for MAX513}, V_{SS} = GND = 0V, REFAB = REFC = V_{DD}, T_A = T_{MIN} \text{ to } T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C.$ )

| PARAMETER                                     | SYMBOL           | CONDITIONS                                                                | MIN             | TYP   | MAX             | UNITS |  |
|-----------------------------------------------|------------------|---------------------------------------------------------------------------|-----------------|-------|-----------------|-------|--|
| STATIC PERFORMANCE                            |                  |                                                                           | •               |       |                 |       |  |
| Resolution                                    | Ν                |                                                                           | 8               |       |                 | Bits  |  |
| Differential Nonlinearity                     | DNL              | Guaranteed monotonic                                                      |                 |       | ±1              | LSB   |  |
| Integral Nonlinearity                         | INL              | DAC A/B (Note 2)                                                          |                 |       | ±1.5            | LSB   |  |
| Integral Nonlinearity                         |                  | DAC C                                                                     |                 | ±1    |                 |       |  |
| Total Unadjusted Error                        | TUE              | (Note 2)                                                                  |                 | ±1    |                 | LSB   |  |
| Zero-Code Temperature                         |                  | DAC A/B                                                                   |                 | 100   |                 | µV/°C |  |
| Coefficient                                   |                  | DAC C                                                                     |                 | 5     |                 | μνις  |  |
| Deuros Currelu Dele etien Detie               | DCDD             | MAX512, 4.5V $\leq$ V <sub>DD</sub> $\leq$ 5.5V,<br>REFAB = REFC = 4.096V |                 | 0.01  |                 | %/%   |  |
| Power-Supply Rejection Ratio                  | PSRR             | MAX513, 2.7V $\leq$ V <sub>DD</sub> $\leq$ 3.6V,<br>REFAB = REFC = 2.4V   |                 | 0.015 |                 |       |  |
| REFERENCE INPUTS                              |                  |                                                                           | •               |       |                 |       |  |
| Deference Input Veltage Depge                 |                  | REFAB                                                                     | V <sub>SS</sub> |       | V <sub>DD</sub> | v     |  |
| Reference Input Voltage Range                 |                  | REFC                                                                      | GND             |       | Vdd             | 1     |  |
| Reference Input Capacitance                   |                  |                                                                           |                 | 25    |                 | pF    |  |
| Deference Input Desistance                    | R <sub>RFF</sub> | REFAB (Note 3)                                                            | 8               |       |                 | kΩ    |  |
| Reference Input Resistance                    | INREF            | REFC (Note 3)                                                             | 12              | 12    |                 |       |  |
| Reference Input Resistance<br>(shutdown mode) |                  | REFAB, REFC                                                               |                 | 2     |                 | MΩ    |  |

MAX512/MAX513

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = +4.5V \text{ to } +5.5V \text{ for MAX512}, V_{DD} = +2.7V \text{ to } +3.6V \text{ for MAX513}, V_{SS} = GND = 0V, REFAB = REFC = V_{DD}, T_A = T_{MIN} \text{ to } T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}$ C.)

| PARAMETER                         | SYMBOL          | CON                                             | MIN                             | TYP                   | MAX   | UNITS                  |      |
|-----------------------------------|-----------------|-------------------------------------------------|---------------------------------|-----------------------|-------|------------------------|------|
| DAC OUTPUTS                       |                 |                                                 |                                 |                       |       |                        |      |
| Output Voltage Range              |                 |                                                 |                                 | 0                     |       | REF_                   | V    |
|                                   |                 | DAC A                                           |                                 | 0.10                  |       |                        |      |
| Capacitive Load                   |                 | DAC B                                           |                                 | 0.01                  |       |                        | μF   |
|                                   |                 | DAC C                                           |                                 | 0                     |       |                        |      |
|                                   |                 | DAC A                                           |                                 |                       | 0.050 |                        |      |
| Output Resistance                 |                 | DAC B                                           |                                 |                       | 0.500 |                        | kΩ   |
|                                   |                 | DAC C                                           |                                 |                       | 24    |                        |      |
| DIGITAL INPUTS                    |                 |                                                 |                                 |                       |       |                        |      |
| Input High Voltage                | VIH             |                                                 |                                 | (0.7)(V <sub>DD</sub> | )     |                        | V    |
| Input Low Voltage                 | VIL             |                                                 |                                 |                       | ((    | ).3)(V <sub>DD</sub> ) | V    |
| Input Current                     | l <sub>IN</sub> | $V_{IN} = 0V \text{ or } V_{DD}$                |                                 |                       | 0.1   | ±10                    | μA   |
| Input Capacitance                 | CIN             | (Notes 4, 5)                                    |                                 |                       |       | 10                     | рF   |
| DIGITAL OUTPUT                    |                 | L                                               |                                 |                       |       |                        |      |
| Output High Voltage               | Voh             | I <sub>SOURCE</sub> ≤ 1.6mA                     |                                 | V <sub>DD</sub> - 0.4 |       |                        | V    |
| Output Low Voltage                | Vol             | ISINK ≤ 1.6mA                                   |                                 |                       |       | 0.4                    | V    |
| DYNAMIC PERFORMANCE               |                 | L                                               |                                 |                       |       |                        |      |
| Voltage-Output Slew Rate          | SR              | $C_{L} = 0.1 \mu F (DAC A),$                    | C <sub>L</sub> = 0.01µF (DAC B) |                       | 0.1   |                        | V/µs |
|                                   |                 |                                                 | $C_L = 0.1 \mu F (DAC A)$       |                       | 70    |                        |      |
| Voltage-Output Settling Time      |                 | To ±1/2LSB                                      | $C_{L} = 0.01 \mu F (DAC B)$    |                       | 70    |                        | μs   |
|                                   |                 |                                                 | $C_L = 0.1 nF (DAC C)$          |                       | 35    |                        |      |
| Digital Feedthrough and Crosstalk |                 | All 0s to all 1s                                |                                 |                       | 10    |                        | nV-s |
| POWER SUPPLIES                    |                 |                                                 |                                 |                       |       |                        |      |
| Deathing Consult Maltana Danana   | N               | MAX512                                          |                                 | 4.5                   |       | 5.5                    | V    |
| Positive Supply Voltage Range     | V <sub>DD</sub> | MAX513                                          |                                 | 2.7                   |       | 3.6                    | v    |
| Negative Supply Voltage Range     | 14              | MAX512                                          |                                 | -5.5                  |       | -4.5                   | V    |
| (Note 6) Vss                      |                 | MAX513                                          |                                 | -3.6                  |       | -2.7                   | V    |
| Depitivo Supply Current           | 1               |                                                 | MAX512 (V <sub>DD</sub> = 5.5V) |                       | 1.3   | 2.8                    |      |
| Positive Supply Current           | IDD             | All inputs = 0V MAX513 (V <sub>DD</sub> = 3.6V) |                                 |                       | 0.9   | 2.5                    | mA   |
| Negative Supply Current           | I <sub>SS</sub> | All inputs = 0V, $V_{SS}$ =                     | -5.5V                           |                       | -1.3  |                        | mA   |
| Shutdown Supply Current           |                 |                                                 |                                 |                       | 0.1   |                        | μA   |

**Note 2:** Digital code from 24 through 232 are due to swing limitations of output amplifiers on DAC A and DAC B. See *Typical Operating Characteristics*.

Note 3: Reference input resistance is code dependent. The lowest input resistance occurs at code 55hex. Refer to the reference input section in the *Detailed Description*.

Note 4: Guaranteed by design. Not production tested.

Note 5: Input capacitance is code dependent. The highest capacitance occurs at code 00hex.

Note 6: For single-supply mode, tie V<sub>SS</sub> to GND.

### TIMING CHARACTERISTICS (Note 4)

 $(V_{DD} = +4.5V \text{ to } +5.5V \text{ for MAX512}, V_{DD} = +2.7V \text{ to } +3.6V \text{ for MAX513}, V_{SS} = \text{GND} = 0V, T_{A} = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.})$ 

| PARAMETER                                    | SYMBOL           | CONDITIONS             | MIN | TYP | MAX | UNITS |
|----------------------------------------------|------------------|------------------------|-----|-----|-----|-------|
| SERIAL INTERFACE TIMING                      | 1                |                        |     |     |     |       |
| CS Fall to SCLK Rise Setup Time              | t <sub>CSS</sub> |                        | 150 |     |     | ns    |
| SCLK Rise to $\overline{CS}$ Rise Setup Time | t <sub>CSH</sub> |                        | 150 |     |     | ns    |
| DIN to SCLK Rise Setup Time                  | tDS              |                        | 50  |     |     | ns    |
| DIN to SCLK Rise Hold Time                   | tDH              |                        | 50  |     |     | ns    |
| SCLK Pulse Width High                        | t <sub>CH</sub>  |                        | 100 |     |     | ns    |
| SCLK Pulse Width Low                         | tCL              |                        | 100 |     |     | ns    |
| Output Delay LOUT                            | top              | C <sub>L</sub> = 100pF |     |     | 150 | ns    |
| CS Pulse Width High                          | tcspwh           |                        | 200 |     |     | ns    |

Note 4: Guaranteed by design. Not production tested.



# Typical Operating Characteristics

M/IXI/M

MAX512/MAX51

3



**WIXIW** 

MAX512/MAX513



REFAB = 2.56V, NO LOAD, CODE = ALL 1s A: V<sub>DD</sub>, 100mV/div B: OUTA, 500µV/div



REFC = 2.56V, NO LOAD, CODE = ALL 1s A : V\_{DD}, 100mV/div B: OUTC, 2mV/div



 $V_{SS} = 0V, \overline{CS} = HIGH$ A: SCLK, 333kHz, 0V TO 2.9V, 2V/div

B: OUTA, 2mV/div

**CLOCK FEEDTHROUGH (OUTC)** 



1µs/div

 $V_{SS} = 0V, \overline{CS} = HIGH$ A: SCLK, 333kHz, 0V TO 2.9V, 2V/div B: OUTC, 2mV/div

Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 





 $V_{DD}=3V,~V_{SS}=0V,~REFAB=V_{DD,}~R_L=~1k\Omega,~C_L=0.1\mu F$ ALL BITS OFF TO ALL BITS ON A: CS, 2V/div

B: OUTA, 20mV/div



 $V_{DD}=3V,\,V_{SS}=0V,\,REFAB=V_{DD,}\,R_L=~10k\Omega,\,C_L=0.01\mu F$ ALL BITS OFF TO ALL BITS ON A: CS, 2V/div B: OUTB, 20mV/div



 $V_{DD} = 3V, V_{SS} = 0V, REFC = V_{DD}, R_L = \infty, C_L = 122pF$ ALL BITS OFF TO ALL BITS ON A: CS, 2V/div

B: OUTC, 20mV/div

#### POSITIVE SETTLING TIME WITH DUAL SUPPLIES



10µs/div

 $V_{DD}$  = 5V,  $V_{SS}$  = -5V, REFAB = 2.56V,  $R_L$  =  $~1k\Omega,~C_L$  =  $0.1\mu F$  ALL BITS OFF TO ALL BITS ON A: CS, 5V/div

B: OUTA, 10mV/div

**M**/XI/M

MAX512/MAX513

MAX512/MAX513



 $<sup>\</sup>begin{array}{l} V_{DD}=3V,\,V_{SS}=0V,\,REFAB=V_{DD},\,R_L=1k\Omega,\,C_L=0.1\mu F\\ DAC \ LOADED \ WITH \ ALL \ 1s\\ A: \ \overline{CS},\ 2V/div\\ B: \ OUTA,\ 1V/div \end{array}$ 

Typical Operating Characteristics (continued)



DIGITAL CODE = 80, REFAB = V<sub>DD</sub>, NO LOAD

## Pin Description

| PIN | NAME            | FUNCTION                                                                                                                                                                                           |
|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | DIN             | Serial Data Input of the 16-bit shift register. Data is clocked into the register on the rising edge of SCLK.                                                                                      |
| 2   | CS              | Chip Select (active low). Enables data to be shifted into the 16-bit shift register. Programming commands are executed at the rising edge of $\overline{CS}$ .                                     |
| 3   | SCLK            | Serial Clock Input. Data is clocked in on the rising edge of SCLK.                                                                                                                                 |
| 4   | RESET           | Asynchronous reset input (active low). Clears all registers to their default state (FFhex for DAC A and DAC B registers); all other registers are reset to 0 (including the input shift register). |
| 5   | V <sub>DD</sub> | Positive Power Supply (2.7V to 5.5V). Bypass with 0.22µF to GND.                                                                                                                                   |
| 6   | GND             | Ground                                                                                                                                                                                             |
| 7   | Vss             | Negative Power Supply 0V or (-1.5V to -5.5V). Tie to GND for single supply operation. If a negative supply is applied, bypass with $0.22\mu$ F to GND.                                             |
| 8   | OUTA            | DAC A Output Voltage (Buffered). Resets to full scale. Connect 0.1µF capacitor or greater to GND.                                                                                                  |
| 9   | OUTB            | DAC B Output Voltage (Buffered). Resets to full scale. Connect 0.01µF capacitor or greater to GND.                                                                                                 |
| 10  | OUTC            | DAC C Output Voltage (Unbuffered). Resets to zero.                                                                                                                                                 |
| 11  | REFC            | DAC C Reference Voltage                                                                                                                                                                            |
| 12  | REFAB           | DAC A/B Reference Voltage                                                                                                                                                                          |
| 13  | I.C.            | Internally connected. Do not make connections to this pin.                                                                                                                                         |
| 14  | LOUT            | Logic Output (latched)                                                                                                                                                                             |

### Detailed Description

#### Analog Section

The MAX512/MAX513 contain three 8-bit, voltage-output, digital-to-analog converters (DACs). The DACs are "inverted" R-2R ladder networks using complementary switches that convert 8-bit digital inputs into equivalent analog output voltages in proportion to the applied reference voltages.

The MAX512/MAX513 have two reference inputs: one is shared by DAC A and DAC B and the other is used by DAC C. These inputs allow different full-scale output voltages and different output voltage polarities for the DAC pair A/B and DAC C.

The MAX512/MAX513 include output buffer amplifiers for DACs A and B and input logic for simple microprocessor (µP) and CMOS interfaces.

The MAX512/MAX513 operate in either single-supply or dual-supply mode, as determined by  $V_{\text{SS}}$  . If  $V_{\text{SS}}$  is within approximately -0.5V of GND, single-supply mode is assumed. If V<sub>SS</sub> is below -1.5V, the devices are in dualsupply mode.

#### Reference Inputs and DAC Output Range

The voltage at REF\_ sets the full-scale output of the DACs. The input impedance of the REF inputs is code dependent. The lowest value, approximately  $12k\Omega$  for REFC ( $8k\Omega$  for REFAB), occurs when the input code is 01010101 (55hex). The maximum value of infinity occurs when the input code is zero.

In shutdown mode, the selected DAC output is set to zero while the value stored in the DAC register remains unchanged. This removes the load from the reference input to save power. Bringing the MAX512/MAX513 out of shutdown mode restores the DAC output voltage. Because the input resistance at REF\_ is code dependent, the DAC's reference sources should have an output impedance of no more than 5 $\Omega$ . The input capacitance at the REF\_ pins is also code dependent and typically does not exceed 25pF

The reference voltage on REFAB can range anywhere between the supply rails. In dual-supply mode, a positive reference input voltage on REFAB should be less than (V<sub>DD</sub> - 1.5V) to avoid saturating the buffer amplifiers. The reference voltage includes the negative supply rail. See the Output Buffer Amplifier section for more information. The REFC input accepts positive voltages up to V<sub>DD</sub> and should not be forced below ground.

The absolute difference between any reference voltage and GND should not exceed 6V.



Figure 1. DAC Simplified Circuit Diagram

#### Output Buffer Amplifiers (DAC A / DAC B)

DAC A and DAC B voltage outputs are internally buffered. The buffer amplifiers have a rail-to-rail (V<sub>SS</sub> to V<sub>DD</sub>) output voltage range.

In single-supply mode, the DAC outputs A and B are internally divided by two and the buffer is set to a gain of two, eliminating the need for a buffer input voltage range to the positive supply rail.

In dual-supply mode, the DAC outputs are not attenuated and the buffer is set to unity gain.

Although only necessary for negative output voltages, the dual-supply mode may be used even if the desired DAC output voltage is positive. Possible errors associated with the divide-by-two attenuator and gain-of-two buffers in single-supply mode are eliminated in dualsupply mode. In this case, do not use reference voltages higher than ( $V_{DD}$  - 1.5V).

DAC A's output amplifier can source and sink up to 5mA of current (0.5mA for DAC B buffer). See the Total Unadjusted Error vs. Digital Code graph in the Typical Operating Characteristics for dual and single supplies. The amplifier is unity-gain stable with a capacitive load of 0.05µF (0.01µF for DAC B buffer) or greater. The slew rate is limited by the load capacitor and is typically 0.1V/µs with a 0.1µF load (0.01µF for DAC B buffer).

#### Unbuffered Output (DAC C)

The output of DAC C is unbuffered and has a typical output impedance of 24k  $\!\Omega\!$  . It can be used to drive a highimpedance load, such as an op amp or comparator, and has 35µs typical settling time to 1/2LSB with a single 3V supply. Use DAC C if a quick dynamic response is required.

M/IXI/N

#### Shutdown Mode

Low-Cost, Triple, 8-Bit Voltage-Output DACs

When programmed to shutdown mode, the outputs of DAC A and B go into a high-impedance state. Virtually no current flows into or out of the buffer amplifiers in that state. The output of DAC C goes to 0V when shut down. In shutdown mode, the REF\_ inputs are high impedance (2M $\Omega$  typ) to conserve current drain from the system reference; therefore, the system reference does not have to be powered down. The logic output LOUT remains active in shutdown.

with Serial Interface

Coming out of shutdown, the DAC outputs return to the values kept in the registers. The recovery time is equivalent to the DAC settling time.

**Reset** The RESET input is active low. When asserted (RESET = 0), DACs A and B are set to full scale (FFhex) and active, while DAC C is set to zero code (00hex) and active. The 16-bit serial register is cleared to 0000hex. LOUT is reset to zero.

#### Serial Interface

An active-low chip select  $\overline{(CS)}$  enables the shift register to receive data from the serial data input. Data is clocked into the shift register on every rising edge of the serial clock signal (SCLK). The clock frequency can be as high as 5MHz.

Data is sent MSB first and can be transmitted in one 16-bit word. The write cycle can be interrupted at any time when  $\overline{CS}$  is kept active (low) to allow, for example, two 8-bit-wide transfers. After clocking all 16 bits into

| Table 1. | Input Shift Register |  |
|----------|----------------------|--|
|          |                      |  |

| •    | •                                                                                |
|------|----------------------------------------------------------------------------------|
| B0*  | DAC Data Bit 0 (LSB)                                                             |
| B1   | DAC Data Bit 1                                                                   |
| B2   | DAC Data Bit 2                                                                   |
| B3   | DAC Data Bit 3                                                                   |
| B4   | DAC Data Bit 4                                                                   |
| B5   | DAC Data Bit 5                                                                   |
| B6   | DAC Data Bit 6                                                                   |
| B7   | DAC Data Bit 7 (MSB)                                                             |
| LA   | Load Reg DAC A, Active High                                                      |
| LB   | Load Reg DAC B, Active High                                                      |
| LC   | Load Reg DAC C, Active High                                                      |
| SA   | Shut Down DAC A, Active High                                                     |
| SB   | Shut Down DAC B, Active High                                                     |
| SC   | Shut Down DAC C, Active High                                                     |
| Q1   | Logic Output                                                                     |
| Q2** | Uncommitted Bit                                                                  |
|      | B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>LA<br>LB<br>LC<br>SA<br>SB<br>SC<br>Q1 |

<sup>\*</sup> Clocked in last.

\*\*Clocked in first.

the input shift register, the rising edge of  $\overline{CS}$  updates the DAC outputs, the shutdown status, and the status of the logic output. Because of their single buffered structure, DACs cannot be simultaneously updated to different digital values.



Figure 2. MAX512/MAX513 3-Wire Serial-Interface Timing Diagram

M/XI/M

|    | CONTROL |    |    |    |    |    |    |                |                                                                                                                                                                                                                               |    | DA    | TA                     |     |     |    | FUNCTION                      |  |  |
|----|---------|----|----|----|----|----|----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|------------------------|-----|-----|----|-------------------------------|--|--|
|    |         |    |    |    |    |    |    | MSB            | B7 B6 B5 B4 B3 B2 B1   X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X< |    |       |                        |     | LSB |    |                               |  |  |
| Q2 | Q1      | SC | SB | SA | LC | LB | LA | B7             | B6                                                                                                                                                                                                                            | B5 | B4    | B3                     | B2  | B1  | B0 |                               |  |  |
| *  | *       | *  | *  | *  | 0  | 0  | 0  | Х              | Х                                                                                                                                                                                                                             | Х  | Х     | Х                      | Х   | Х   | Х  | No Operation to DAC Registers |  |  |
| *  | *       | *  | *  | *  | 1  | 0  | 0  |                |                                                                                                                                                                                                                               | 8- | Bit D | AC Da                  | ata |     |    | Load Register to DAC C        |  |  |
| *  | *       | *  | *  | *  | 0  | 1  | 0  |                |                                                                                                                                                                                                                               | 8- | Bit D | AC Da                  | ata |     |    | Load Register to DAC B        |  |  |
| *  | *       | *  | *  | *  | 0  | 0  | 1  |                |                                                                                                                                                                                                                               | 8- | Bit D | Load Register to DAC A |     |     |    |                               |  |  |
| *  | *       | *  | *  | *  | 1  | 1  | 1  | 8-Bit DAC Data |                                                                                                                                                                                                                               |    |       |                        | ata |     |    | Load All DAC Registers        |  |  |
| *  | *       | 0  | 0  | 0  | *  | *  | *  | Х              | Х                                                                                                                                                                                                                             | Х  | Х     | Х                      | Х   | Х   | Х  | All DACs Active               |  |  |
| *  | *       | 1  | 0  | 0  | *  | *  | *  | Х              | Х                                                                                                                                                                                                                             | Х  | Х     | Х                      | Х   | Х   | Х  | Shut Down DAC C               |  |  |
| *  | *       | 0  | 1  | 0  | *  | *  | *  | Х              | Х                                                                                                                                                                                                                             | Х  | Х     | Х                      | Х   | Х   | Х  | Shut Down DAC B               |  |  |
| *  | *       | 0  | 0  | 1  | *  | *  | *  | Х              | Х                                                                                                                                                                                                                             | Х  | Х     | Х                      | Х   | Х   | Х  | Shut Down DAC A               |  |  |
| *  | *       | 1  | 1  | 1  | *  | *  | *  | Х              | Х                                                                                                                                                                                                                             | Х  | Х     | Х                      | Х   | Х   | Х  | Shut Down All DACs            |  |  |
| Х  | 0       | *  | *  | *  | *  | *  | *  | Х              | Х                                                                                                                                                                                                                             | Х  | Х     | Х                      | Х   | Х   | Х  | Reset LOUT                    |  |  |
| Х  | 1       | *  | *  | *  | *  | *  | *  | Х              | Х                                                                                                                                                                                                                             | Х  | Х     | Х                      | Х   | Х   | Х  | Set LOUT                      |  |  |

### Table 2. Serial-Interface Programming Commands

Х Don't care.

Not shown for clarity. The functions of loading and shutting down the DACs and programming the logic can be combined in a single command.

Serial-Input Data Format and Control Codes

Table 2 lists the serial-input data format. The 16-bit input word consists of an 8-bit control byte and an 8-bit data byte. The 8-bit control byte is not decoded internally. Every control bit performs one function. Data is clocked in starting with Q2 (uncommitted bit), followed by the remaining control bits and the data byte. The LSB of the data byte (B0) is the last bit clocked into the shift register (Figure 2).

Example of a 16-bit input word:

| Loaded Load<br>in First in La          |   |   |   |   |   |   |   |   |   |    |    |    |   |   |   |
|----------------------------------------|---|---|---|---|---|---|---|---|---|----|----|----|---|---|---|
| Q2 Q1 SC SB SA LC LB LA B7 B6 B5 B4 B3 |   |   |   |   |   |   |   |   |   | B2 | B1 | B0 |   |   |   |
| Х                                      | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0  | 0  | 0  | 0 | 0 | 0 |

The example above performs the following functions:

- 80hex (128 decimal) loaded into DAC registers A and B.
- · Content of the DAC C register remains unchanged.
- · DAC A and DAC B are active.
- · DAC C is shut down.
- · LOUT is reset to 0.

#### **Digital Inputs**

The digital inputs are compatible with CMOS logic. Supply current increases slightly when toggling the logic inputs through the transition zone between  $(0.3)(V_{DD})$  and  $(0.7)(V_{DD})$ .

#### **Digital Output**

The latched digital output (LOUT) has a 1.6mA source capability while maintaining a (V<sub>DD</sub> - 0.4V) output level. With a 1.6mA sink current, the output voltage is guaranteed to be no more than 0.4V. The output can be used for digital auxiliary control. Please note that the digital output remains fully active during shutdown mode.

#### Microprocessor Interfacing

The MAX512/MAX513 serial interface is compatible with Microwire, SPI, and QSPI. For SPI and QSPI, clear the CPOL and CPHA bits (CPOL = 0 and CPHA = 0). CPOL = 0 sets the inactive state of clock to zero and CPHA = 0 changes data at the falling edge of SCLK. This setting allows both SPI and QSPI to run at full clock speeds (0.5MHz and 4MHz, respectively). If a serial port is not available on your µP, three bits of a parallel port can be used to emulate a serial port by bit manipulation. Minimize digital feedthrough at the voltage outputs by operating the serial clock only when necessary.

M/IXI/N



Figure 3. MAX512/MAX513 Detailed Serial-Interface Timing Diagram

### Applications Information

#### Power-Supply and Reference Operating Ranges

The MAX512 is fully specified to operate with  $V_{DD} = 5V \pm 10\%$  and  $V_{SS} = GND = 0V$ . The MAX513 is specified for single-supply operation with  $V_{DD}$  ranging from 2.7V to 3.6V, covering all commonly used supply voltages in 3V systems. The MAX512/MAX513 can also be used with a negative supply ranging from -1.5V to -5.5V. Using a negative supply typically improves zero-code error and settling time (as shown in the *Typical Operating Characteristics* graphs).

The two separate reference inputs for the DAC pair A/B and the unbuffered output C allow different full-scale output voltages and, if a negative supply is used, also allow different polarity. In dual-supply mode, REFAB can vary from V<sub>SS</sub> to (V<sub>DD</sub> - 1.5V). In single-supply mode, the specified range for REFAB is 0V to V<sub>DD</sub>. REFC can range from GND to V<sub>DD</sub>. Do not force REFC below ground.

Power-supply sequencing is not critical. If a negative supply is used, make sure  $V_{SS}$  is never more than 0.3V above ground. Do not apply signals to the digital inputs until the device is powered-up. If this is not possible, add current-limiting resistors to the digital inputs.

#### Power-Supply Bypassing and Ground Management

In single-supply operation (V<sub>SS</sub> = GND), GND and V<sub>SS</sub> should be connected to the highest quality ground available. Bypass V<sub>DD</sub> with a 0.1µF to 0.22µF capacitor to GND. For dual-supply operation, bypass V<sub>SS</sub> with a 0.1µF to 0.22µF capacitor to GND. Reference inputs can be used without bypassing. For optimum line/load-transient response and noise performance, bypass the reference inputs with 0.1µF to 4.7µF to GND. Careful PC board layout minimizes crosstalk among DAC outputs, reference inputs, and digital inputs. Separate analog lines with ground traces between them. Make sure that high-frequency digital lines are not routed in parallel to analog lines.

#### Unipolar Output

With unipolar output, the output voltage and the reference voltage are the same polarity. The MAX512/ MAX513 can be used with a single supply if the reference voltages are positive. With a negative supply, the REFAB voltage can vary from V<sub>SS</sub> to approximately (V<sub>DD</sub> - 1.5V), allowing two-quadrant multiplication.

M/IXI/M

| Low-Cost, | Triple, | 8-Bit | Voltag | ge-Out | put D  | ACs |
|-----------|---------|-------|--------|--------|--------|-----|
| -         | •       |       | with   | Serial | Interf | ace |

### Table 3. Unipolar Code Table

|    | I  | DAC | со         | NTE | NTS | ANALOG |    |                                                                     |
|----|----|-----|------------|-----|-----|--------|----|---------------------------------------------------------------------|
| B7 | B6 | В5  | <b>B</b> 4 | В3  | B2  | B1     | B0 | OUTPUT                                                              |
| 1  | 1  | 1   | 1          | 1   | 1   | 1      | 1  | +REF_ $\times \left(\frac{255}{256}\right)$                         |
| 1  | 0  | 0   | 0          | 0   | 0   | 0      | 1  | $+\text{REF}_{-} \times \left(\frac{129}{256}\right)$               |
| 1  | 0  | 0   | 0          | 0   | 0   | 0      | 0  | $+REF_{-} \times \left(\frac{128}{256}\right) = +\frac{REF_{-}}{2}$ |
| 0  | 1  | 1   | 1          | 1   | 1   | 1      | 1  | $+REF_{-} \times \left(\frac{127}{256}\right)$                      |
| 0  | 0  | 0   | 0          | 0   | 0   | 0      | 1  | $+\text{REF}_{-} \times \left(\frac{1}{256}\right)$                 |
| 0  | 0  | 0   | 0          | 0   | 0   | 0      | 0  | 0V                                                                  |

Note :

$$1LSB = REF_ \times 2^{-8} = REF_ \times \left(\frac{1}{256}\right)$$
  
ANALOG OUTPUT = REF\_  $\times \left(\frac{D}{256}\right)$ 

### **Bipolar Output**

Using Figure 4's circuit, the MAX512/MAX13 can be configured for bipolar outputs. Table 4 lists the bipolar codes and corresponding output voltages. There are two ways to achieve rail-to-rail outputs: 1) Operate the MAX512/MAX513 with a single supply and positive reference voltages or 2) Use dual supplies with a positive or negative voltage at REFAB and a positive voltage at REFC. In either case, the op amps need dual supplies. When using the dual-supply mode, possible errors associated with the divide-by-two attenuator and gain-of-two buffer are eliminated (see the *Output Buffer Amplifier* section). For maximum output swing of all outputs in dual-supply mode, connect REFAB to V<sub>SS</sub> and REFC to V<sub>DD</sub>. In single-supply mode, connect REFAB, REFC, and V<sub>DD</sub> together.

With dual supplies, DACs A and B can perform fourquadrant multiplication. Please note that in dual-supply mode, the REFAB input ranges from V<sub>SS</sub> to (V<sub>DD</sub> -1.5V). Because REFC accepts only positive inputs, DAC C performs two-quadrant multiplication.

Figure 4 shows Maxim's ICL7612A with rail-to-rail input common-mode range and rail-to-rail output voltage swing—ideal for a high output voltage swing from low supply voltages.

## M/IXI/M

### Table 4. Bipolar Code Table

| īα                                                                               |                                                                        | · •• |            | poi        | a   |        |    |                                                           |  |  |
|----------------------------------------------------------------------------------|------------------------------------------------------------------------|------|------------|------------|-----|--------|----|-----------------------------------------------------------|--|--|
|                                                                                  | l                                                                      | DAC  | co         | NTE        | NTS | ANALOG |    |                                                           |  |  |
| B7                                                                               | B6                                                                     | B5   | <b>B</b> 4 | <b>B</b> 3 | B2  | B1     | B0 | OUTPUT                                                    |  |  |
| 1                                                                                | 1                                                                      | 1    | 1          | 1          | 1   | 1      | 1  | $+\text{REF}_{-} \times \left(\frac{127}{128}\right)$     |  |  |
| 1                                                                                | 0                                                                      | 0    | 0          | 0          | 0   | 0      | 1  | $+\text{REF}_{-} \times \left(\frac{1}{128}\right)$       |  |  |
| 1                                                                                | 0                                                                      | 0    | 0          | 0          | 0   | 0      | 0  | OV                                                        |  |  |
| 0                                                                                | 1                                                                      | 1    | 1          | 1          | 1   | 1      | 1  | $-\text{REF}_{-} \times \left(\frac{1}{128}\right)$       |  |  |
| 0                                                                                | 0                                                                      | 0    | 0          | 0          | 0   | 0      | 1  | $-\text{REF}_{-} \times \left(\frac{127}{128}\right)$     |  |  |
| 0                                                                                | 0                                                                      | 0    | 0          | 0          | 0   | 0      | 0  | $-REF_{-} \times \left(\frac{128}{128}\right) = -REF_{-}$ |  |  |
| Not                                                                              | Note :                                                                 |      |            |            |     |        |    |                                                           |  |  |
| $1LSB = REF_{\times} 2^{-(8 \cdot 1)} = REF_{\times} \left(\frac{1}{128}\right)$ |                                                                        |      |            |            |     |        |    |                                                           |  |  |
| ANA                                                                              | ANALOG OUTPUT = $\text{REF}_{-} \times \left(\frac{D}{128} - 1\right)$ |      |            |            |     |        |    |                                                           |  |  |

#### **RF** Applications

Both the MAX512 and MAX513 can bias GaAs FETs, where the gate of the FETs must be negatively biased to ensure that there is no drain current. In a typical application, power to the RF amplifiers should not be turned on until the bias voltages provided by DAC A and DAC B are fully established; likewise, the supply should be turned off before the bias voltage is switched off. Figure 5 shows how DAC B supplies the negative bias  $V_{GG1}$  for the driver stage and DAC A provides the negative bias  $V_{GG2}$  for the output stage [1].

The DAC A and DAC B outputs are also ideal for controlling VCOs in mobile radios or cellular phones. Other applications include varactor and PIN diode circuits.

The unbuffered DAC C provides a span within GND and  $V_{DD}$  and is individually set at REF C. DAC C typically adjusts offset and gain in the system.

1 [John Wachsmann. \*A High-Efficiency GaAs MMIC Power Amplifier for 1.9GHz PCS Applications," Proceedings of the First Annual Wireless Symposium, pp. 375, Penton Publishing, Jan. 1993.]



Figure 4. Bipolar Output Circuit



Figure 5. RF Bias Circuit

**N/IXI/N** 

PIN-PACKAGE

14 Plastic DIP

14 CERDIP

14 Plastic DIP

14 Plastic DIP

14 SO

14 SO

14 SO

Dice\*



#### MAX513MJD -55°C to +125°C 14 CERDIP Contact factory for dice specifications.

TEMP. RANGE

-40°C to +85°C

-40°C to +85°C

-55°C to +125°C

0°C to +70°C

0°C to +70°C

0°C to +70°C

-40°C to +85°C

-40°C to +85°C

PART

MAX512EPD

MAX512ESD

MAX512MJD

MAX513CPD

MAX513CSD

MAX513C/D

MAX513EPD

MAX513ESD

TRANSISTOR COUNT: 1910 SUBSTRATE CONNECTED TO VDD



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

\_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600

© 1996 Maxim Integrated Products

16

is a registered trademark of Maxim Integrated Products.

Printed USA