# Binary/Decade Up/Down Counter The MC14029B Binary/Decade up/down counter is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. The counter consists of type D flip-flop stages with a gating structure to provide toggle flip-flop capability. The counter can be used in either Binary or BCD operation. This complementary MOS counter finds primary use in up/down and difference counting and frequency synthesizer applications where low power dissipation and/or high noise immunity is desired. It is also useful in A/D and D/A conversion and for magnitude and sign generation. #### **Features** - Diode Protection on All Inputs - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Internally Synchronous for High Speed - Logic Edge-Clocked Design Count Occurs on Positive Going Edge of Clock - Asynchronous Preset Enable Operation - Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range - Pin for Pin Replacement for CD4029B - These Devices are Pb-Free and are RoHS Compliant - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable #### ON Semiconductor® http://onsemi.com MARKING DIAGRAMS PDIP-16 P SUFFIX CASE 648 <sup>16</sup>**ስ** ሲ ሲ ሲ ሲ ሲ ሲ MC14029BCP o AWLYYWWG 1 ঢ় ତ ତ ତ ତ ତ ତ SOIC-16 D SUFFIX CASE 751B A = Assembly Location WL = Wafer Lot YY, Y = Year WW = Work Week G = Pb-Free Indicator #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. #### **MAXIMUM RATINGS** (Voltages Referenced to V<sub>SS</sub>) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | T <sub>L</sub> | Lead Temperature (8–Second Soldering) | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. <sup>1.</sup> Temperature Derating: Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C #### **TRUTH TABLE** | Carry In | Up/Down | Preset Enable | Action | |----------|---------|---------------|------------| | 1 | Х | 0 | No Count | | 0 | 1 | 0 | Count Up | | 0 | 0 | 0 | Count Down | | X | Х | 1 | Preset | X = Don't Care # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | | | |----------------|----------------------|--------------------------|--|--| | MC14029BCPG | PDIP-16<br>(Pb-Free) | 500 Units / Rail | | | | MC14029BDR2G | SOIC-16 | 2500 Units / Tape & Reel | | | | NLV14029BDR2G* | (Pb-Free) | | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | V | | − 55°C | | | 25°C | | 125°C | | | |----------------------------------------------------------------|-----------|-----------------|------------------------|--------|-------|---------------------|-----------------|---------------------|--------|-------|------| | Characteristic | | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage | "0" Level | V <sub>OL</sub> | 5.0 | | 0.05 | _ | 0 | 0.05 | _ | 0.05 | Vdc | | $V_{in} = V_{DD}$ or 0 | | | 10 | _ | 0.05 | _ | 0 | 0.05 | _ | 0.05 | | | | | | 15 | _ | 0.05 | _ | 0 | 0.05 | _ | 0.05 | | | | "1" Level | V <sub>OH</sub> | 5.0 | 4.95 | _ | 4.95 | 5.0 | _ | 4.95 | _ | Vdc | | $V_{in} = 0$ or $V_{DD}$ | 1 20101 | | 10 | 9.95 | _ | 9.95 | 10 | _ | 9.95 | _ | | | VIII = 0 01 VDD | | | 15 | 14.95 | _ | 14.95 | 15 | _ | 14.95 | _ | | | Input Voltage | "0" Level | V <sub>IL</sub> | | | | | | | | | Vdc | | (V <sub>O</sub> = 4.5 or 0.5 Vdc) | | | 5.0 | | 1.5 | _ | 2.25 | 1.5 | _ | 1.5 | | | (V <sub>O</sub> = 9.0 or 1.0 Vdc) | | | 10 | | 3.0 | _ | 4.50 | 3.0 | _ | 3.0 | | | (V <sub>O</sub> = 13.5 or 1.5 Vdc) | | | 15 | _ | 4.0 | _ | 6.75 | 4.0 | _ | 4.0 | | | | "1" Level | V <sub>IH</sub> | | | | | | | | | Vdc | | (V <sub>O</sub> = 0.5 or 4.5 Vdc) | . 2010. | | 5.0 | 3.5 | _ | 3.5 | 2.75 | _ | 3.5 | _ | | | (V <sub>O</sub> = 1.0 or 9.0 Vdc) | | | 10 | 7.0 | | 7.0 | 5.50 | | 7.0 | | | | (V <sub>O</sub> = 1.5 or 13.5 Vdc) | | | 15 | 11 | | 11 | 8.25 | _ | 11 | | | | Output Drive Current | | I <sub>OH</sub> | | | | | | | | | mAdc | | (V <sub>OH</sub> = 2.5 Vdc) | Source | 011 | 5.0 | - 3.0 | _ | - 2.4 | - 4.2 | _ | - 1.7 | _ | | | (V <sub>OH</sub> = 4.6 Vdc) | | | 5.0 | - 0.64 | | - 0.51 | - 0.88 | | - 0.36 | | | | (V <sub>OH</sub> = 9.5 Vdc) | | | 10 | - 1.6 | _ | - 1.3 | - 2.25 | _ | - 0.9 | _ | | | (V <sub>OH</sub> = 13.5 Vdc) | | | 15 | - 4.2 | | - 3.4 | - 8.8 | _ | - 2.4 | | | | (V <sub>OL</sub> = 0.4 Vdc) | Sink | l <sub>OL</sub> | 5.0 | 0.64 | _ | 0.51 | 0.88 | _ | 0.36 | _ | mAdc | | (V <sub>OL</sub> = 0.5 Vdc) | | | 10 | 1.6 | | 1.3 | 2.25 | _ | 0.9 | | | | (V <sub>OL</sub> = 1.5 Vdc) | | | 15 | 4.2 | _ | 3.4 | 8.8 | | 2.4 | _ | | | Input Current | | I <sub>in</sub> | 15 | _ | ± 0.1 | _ | ±0.00001 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance, (V <sub>in</sub> = 0) | | C <sub>in</sub> | | | _ | _ | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current | | I <sub>DD</sub> | 5.0 | _ | 5.0 | _ | 0.005 | 5.0 | _ | 150 | μAdc | | (Per Package) | | | 10 | _ | 10 | _ | 0.010 | 10 | - | 300 | | | | | | 15 | _ | 20 | _ | 0.015 | 20 | _ | 600 | | | Total Supply Current (Notes 3 & 4) | | ΙΤ | 5.0 | | • | I <sub>T</sub> = (0 | .58 μA/kHz) | f + I <sub>DD</sub> | • | • | μAdc | | (Dynamic plus Quiescent, Per Package) | | | 10 | | | $I_{T} = (1$ | .20 μA/kHz) | f + I <sub>DD</sub> | | | | | (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | | | 15 | | | I <sub>T</sub> = (1 | .70 μA/kHz) | f + I <sub>DD</sub> | | | | Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25°C. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V=(V_{DD}-V_{SS})$ in volts, f in kHz is input frequency, and k=0.001. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. <sup>4.</sup> To calculate total supply current at loads other than 50 pF: # SWITCHING CHARACTERISTICS (1.) (C $_L$ = 50 pF, $T_A$ = 25 $^{\circ}C)$ | | | | All Types | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------|-------------------|---------------------|-------------------|------| | Characteristic | Symbol | $V_{DD}$ | Min | Typ <sup>(2.)</sup> | Max | Unit | | Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$ $t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$ $t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$ | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time Clk to Q $t_{PLH},t_{PHL}=(1.7\;\text{ns/pF})\;C_L+230\;\text{ns}$ $t_{PLH},t_{PHL}=(0.66\;\text{ns/pF})\;C_L+97\;\text{ns}$ $t_{PLH},t_{PHL}=(0.5\;\text{ns/pF})\;C_L+75\;\text{ns}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | <br> | 200<br>100<br>90 | 400<br>200<br>180 | ns | | Clk to $\overline{C_{\text{out}}}$<br>$t_{\text{PLH}}$ , $t_{\text{PHL}}$ = (1.7 ns/pF) $C_{\text{L}}$ + 230 ns<br>$t_{\text{PLH}}$ , $t_{\text{PHL}}$ = (0.66 ns/pF) $C_{\text{L}}$ + 97 ns<br>$t_{\text{PLH}}$ , $t_{\text{PHL}}$ = (0.5 ns/pF) $C_{\text{L}}$ + 75 ns | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 250<br>130<br>85 | 500<br>260<br>190 | ns | | $\overline{C_{in}}$ to $\overline{C_{out}}$<br>$t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 95 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 47 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 35 ns | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 175<br>50<br>50 | 360<br>120<br>100 | ns | | PE to Q $t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 230 ns $t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 97 ns $t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 75 ns | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 235<br>100<br>80 | 470<br>200<br>160 | ns | | PE to $\overline{C_{out}}$<br>$t_{PLH}$ , $t_{PHL}$ = (1. 7 ns/pF) $C_L$ + 465 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 192 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 125 ns | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 320<br>145<br>105 | 640<br>290<br>210 | ns | | Clock Pulse Width | t <sub>W(cl)</sub> | 5.0<br>10<br>15 | 180<br>80<br>60 | 90<br>40<br>30 | _<br>_<br>_ | ns | | Clock Pulse Frequency | f <sub>cl</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 4.0<br>8.0<br>10 | 2.0<br>4.0<br>5.0 | MHz | | Preset Removal Time The Preset Signal must be low prior to a positive-going transition of the clock. | t <sub>rem</sub> | 5.0<br>10<br>15 | 160<br>80<br>60 | 80<br>40<br>30 | _<br>_<br>_ | ns | | Clock Rise and Fall Time | t <sub>r(cl)</sub><br>t <sub>f(cl)</sub> | 5.0<br>10<br>1 5 | _<br>_<br>_ | _<br>_<br>_ | 15<br>5<br>4 | μs | | Carry In Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 150<br>60<br>40 | 75<br>30<br>20 | _<br>_<br>_ | ns | | Up/Down Setup Time | | 5.0<br>10<br>15 | 340<br>140<br>100 | 170<br>70<br>50 | _<br>_<br>_ | ns | | Binary/Decade Setup Time | | 5.0<br>10<br>15 | 320<br>140<br>100 | 160<br>70<br>50 | _<br>_<br>_ | ns | | Preset Enable Pulse Width | t₩ | 5.0<br>10<br>15 | 130<br>70<br>50 | 65<br>35<br>25 | _<br>_<br>_ | ns | The formulas given are for the typical characteristics only at 25°C. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. Power Dissipation Test Circuit and Waveform Figure 2. Switching Time Test Circuit and Waveforms # **TIMING DIAGRAM** Figure 3. Divide by N BCD Down Counter and Timing Diagram (Shown for N = 123) # LOGIC DIAGRAM # **PIN ASSIGNMENT** # **PACKAGE DIMENSIONS** PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 **ISSUE T** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | | |-----|-----------|-------------|----------|--------|--| | DIM | MIN MAX | | MIN | MAX | | | Α | 0.740 | 0.740 0.770 | | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | С | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.015 0.021 | | 0.53 | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | G | 0.100 BSC | | 2.54 BSC | | | | Н | 0.050 BSC | | 1.27 BSC | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | M | 0 ° | 10 ° | 0° | 10 ° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | #### PACKAGE DIMENSIONS # SOIC-16 D SUFFIX PLASTIC SOIC PACKAGE CASE 751B-05 ⊕ 0.25 (0.010) M T B S A S #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | | |-----|---------|--------|-----------|-------|--| | DIM | MIN MAX | | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | P | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | #### **SOLDERING FOOTPRINT** ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including 'Typicals' must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal # **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative