www.ti.com SCPS130E-AUGUST 2005-REVISED MAY 2008 # REMOTE 16-BIT I<sup>2</sup>C AND SMBus LOW-POWER I/O EXPANDER WITH INTERRUPT OUTPUT, RESET, AND CONFIGURATION REGISTERS #### **FEATURES** - Low Standby-Current Consumption of 1 μA Max - I<sup>2</sup>C to Parallel Port Expander - Open-Drain Active-Low Interrupt Output - Active-Low Reset Input - 5-V Tolerant I/O Ports - Compatible With Most Microcontrollers - 400-kHz Fast I<sup>2</sup>C Bus - Polarity Inversion Register Address by Two Hardware Address Pins for Use of up to Four Devices - Latched Outputs With High-Current Drive Capability for Directly Driving LEDs - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 1000-V Charged-Device Model (C101) DB, DBQ, DGV, DW, OR PW PACKAGE ## **DESCRIPTION/ORDERING INFORMATION** This 16-bit I/O expander for the two-line bidirectional bus ( $I^2C$ ) is designed for 2.3-V to 5.5-V V<sub>CC</sub> operation. It provides general-purpose remote I/O expansion for most microcontroller families via the $I^2C$ interface [serial clock (SCL), serial data (SDA)]. The PCA9539 consists of two 8-bit Configuration (input or output selection), Input Port, Output Port, and Polarity Inversion (active-high or active-low operation) registers. At power-on, the I/Os are configured as inputs. The system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input or output register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master. The system master can reset the PCA9539 in the event of a time-out or other improper operation by asserting a low in the RESET input. The power-on reset puts the registers in their default state and initializes the I<sup>2</sup>C/SMBus state machine. Asserting RESET causes the same reset/initialization to occur without depowering the part. The PCA9539 open-drain interrupt (NT) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)** INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the PCA9539 can remain a simple slave device. The device outputs (latched) have high-current drive capability for directly driving LEDs. The device has low current consumption. The PCA9539 is identical to the PCA9555, except for the removal of the internal I/O pullup resistor, which greatly reduces power consumption when the I/Os are held low, replacement of A2 with RESET, and a different address range. Two hardware pins (A0 and A1) are used to program and vary the fixed I<sup>2</sup>C address and allow up to four devices to share the same I<sup>2</sup>C bus or SMBus. #### **ORDERING INFORMATION** | T <sub>A</sub> | PA | CKAGE <sup>(1)(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|-------------|-------------------------|-----------------------|------------------| | | SSOP – DB | Reel of 2000 | PCA9539DBR | PCA9539 | | | 220b – DB | Tube of 60 | PCA9539DB | PCA9539 | | | QSOP – DBQ | Reel of 2500 | PCA9539DBQR | PD9539 | | –40°C to 85°C | TVSOP - DGV | Reel of 2000 | PCA9539DGVR | PD9539 | | | SOIC - DW | Tube of 25 | PCA9539DW | PCA9539 | | -40 C to 65 C | SOIC - DVV | Reel of 2000 | PCA9539DWR | PCA9559 | | | | Tube of 60 | PCA9539PW | | | | TSSOP - PW | Reel of 1200 | PCA9539PWR | PD9539 | | | | Reel of 250 | PCA9539PWT | | | | QFN – RGE | Reel of 3000 | PCA9539RGER | PD9539 | <sup>(1)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. Submit Documentation Feedback <sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. ## **TERMINAL FUNCTIONS** | NO. | | | | |---------------------------------------------------------------------------|-----------|-----------------|---------------------------------------------------------------------------------------------------------------| | SOIC (DW),<br>SSOP (DB),<br>QSOP (DBQ),<br>TSSOP (PW), AND<br>TVSOP (DGV) | QFN (RGE) | NAME | DESCRIPTION | | 1 | 22 | ĪNT | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. | | 2 | 23 | A1 | Address input. Connect directly to $V_{CC}$ or ground. | | 3 | 24 | RESET | Active-low reset input. Connect to $V_{\text{CC}}$ through a pullup resistor if no active connection is used. | | 4 | 1 | P00 | P-port input/output. Push-pull design structure. | | 5 | 2 | P01 | P-port input/output. Push-pull design structure. | | 6 | 3 | P02 | P-port input/output. Push-pull design structure. | | 7 | 4 | P03 | P-port input/output. Push-pull design structure. | | 8 | 5 | P04 | P-port input/output. Push-pull design structure. | | 9 | 6 | P05 | P-port input/output. Push-pull design structure. | | 10 | 7 | P06 | P-port input/output. Push-pull design structure. | | 11 | 8 | P07 | P-port input/output. Push-pull design structure. | | 12 | 9 | GND | Ground | | 13 | 10 | P10 | P-port input/output. Push-pull design structure. | | 14 | 11 | P11 | P-port input/output. Push-pull design structure. | | 15 | 12 | P12 | P-port input/output. Push-pull design structure. | | 16 | 13 | P13 | P-port input/output. Push-pull design structure. | | 17 | 14 | P14 | P-port input/output. Push-pull design structure. | | 18 | 15 | P15 | P-port input/output. Push-pull design structure. | | 19 | 16 | P16 | P-port input/output. Push-pull design structure. | | 20 | 17 | P17 | P-port input/output. Push-pull design structure. | | 21 | 18 | A0 | Address input. Connect directly to V <sub>CC</sub> or ground. | | 22 | 19 | SCL | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor. | | 23 | 20 | SDA | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor. | | 24 | 21 | V <sub>CC</sub> | Supply voltage | ## **LOGIC DIAGRAM (POSITIVE LOGIC)** - A. Pin numbers shown are for DB, DBQ, DGV, DW, and PW packages. - B. All I/Os are set to inputs at reset. #### SIMPLIFIED SCHEMATIC OF P-PORT I/Os(1) (1) At power-on reset, all registers return to default values. #### I/O Port When an I/O is configured as an input, FETs Q1 and Q2 are off, which creates a high-impedance input. The input voltage may be raised above $V_{CC}$ to a maximum of 5.5 V. If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the Output Port register. In this case, there are low-impedance paths between the I/O pin and either $V_{CC}$ or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation. #### I<sup>2</sup>C Interface The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. $I^2C$ communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 1). After the Start condition, the device address byte is sent, MSB first, including the data direction bit $(R/\overline{W})$ . This device does not respond to the general call address. After receiving the valid address byte, this device responds with an ACK, a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0 and A1) of the slave device must not be changed between the Start and Stop conditions. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see Figure 2). A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 1). Any number of data bytes can be transferred from the transmitter to the receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 3). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation. A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition. Figure 1. Definition of Start and Stop Conditions Figure 2. Bit Transfer Submit Documentation Feedback Figure 3. Acknowledgment on I<sup>2</sup>C Bus ## **Interface Definition** | ВҮТЕ | BIT | | | | | | | | | |--------------------------------|---------|-----|-----|-----|-----|-----|-----|---------|--| | | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (LSB) | | | I <sup>2</sup> C slave address | Н | Н | Н | L | Н | A1 | A0 | R/W | | | P0x I/O data bus | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | | | P1x I/O data bus | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | #### **Device Address** Figure 4 shows the address byte of the PCA9539. Figure 4. PCA9539 Address #### **Address Reference** | INP | UTS | I <sup>2</sup> C BUS SLAVE ADDRESS | |------------|-----|------------------------------------| | <b>A</b> 1 | A0 | I C BUS SLAVE ADDRESS | | L | L | 116 (decimal), 74 (hexadecimal) | | L | Н | 117 (decimal), 75 (hexadecimal) | | Н | L | 118 (decimal), 76 (hexadecimal) | | Н | Н | 119 (decimal), 77 (hexadecimal) | The last bit of the slave address defines the operation (read or write) to be performed. A high (1) selects a read operation, while a low (0) selects a write operation. ## **Control Register and Command Byte** Following the successful acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the PCA9539. Three bits of this data byte state the operation (read or write) and the internal register (input, output, Polarity Inversion or Configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission. Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. Figure 5. Control Register Bits #### **Command Byte** | CONTRO | OL REGISTE | R BITS | COMMAND | REGISTER | PROTOCOL | POWER-UP | |--------|------------|--------|------------|---------------------------|-----------------|-----------| | B2 | B1 | В0 | BYTE (HEX) | REGISTER | FROTOCOL | DEFAULT | | 0 | 0 | 0 | 0x00 | Input Port 0 | Read byte | XXXX XXXX | | 0 | 0 | 1 | 0x01 | Input Port 1 | Read byte | XXXX XXXX | | 0 | 1 | 0 | 0x02 | Output Port 0 | Read/write byte | 1111 1111 | | 0 | 1 | 1 | 0x03 | Output Port 1 | Read/write byte | 1111 1111 | | 1 | 0 | 0 | 0x04 | Polarity Inversion Port 0 | Read/write byte | 0000 0000 | | 1 | 0 | 1 | 0x05 | Polarity Inversion Port 1 | Read/write byte | 0000 0000 | | 1 | 1 | 0 | 0x06 | Configuration Port 0 | Read/write byte | 1111 1111 | | 1 | 1 | 1 | 0x07 | Configuration Port 1 | Read/write byte | 1111 1111 | Submit Documentation Feedback www.ti.com ### **Register Descriptions** The Input Port registers (registers 0 and 1) reflect the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level. Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port register will be accessed next. #### Registers 0 and 1 (Input Port Registers) | Bit | 10.7 | 10.6 | 10.5 | 10.4 | 10.3 | 10.2 | 10.1 | 10.0 | |---------|------|------|------|------|------|------|------|------| | Default | Х | Х | Х | Х | Х | Х | Х | Х | | Bit | l1.7 | I1.6 | I1.5 | I1.4 | I1.3 | l1.2 | l1.1 | I1.0 | | Default | Х | Х | Х | Х | Х | Х | Х | Х | The Output Port registers (registers 2 and 3) show the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. ### Registers 2 and 3 (Output Port Registers) | Bit | 00.7 | O0.6 | O0.5 | O0.4 | O0.3 | O0.2 | 00.1 | 00.0 | |---------|------|------|------|------|------|------|------|------| | Default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bit | 01.7 | 01.6 | 01.5 | 01.4 | 01.3 | 01.2 | 01.1 | 01.0 | | Default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | The Polarity Inversion registers (registers 4 and 5) allow Polarity Inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin's polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin's original polarity is retained. #### Registers 4 and 5 (Polarity Inversion Registers) | Bit | N0.7 | N0.6 | N0.5 | N0.4 | N0.3 | N0.2 | N0.1 | N0.0 | |---------|------|------|------|------|------|------|------|------| | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | N1.7 | N1.6 | N1.5 | N1.4 | N1.3 | N1.2 | N1.1 | N1.0 | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The Configuration registers (registers 6 and 7) configure the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. #### Registers 6 and 7 (Configuration Registers) | Bit | C0.7 | C0.6 | C0.5 | C0.4 | C0.3 | C0.2 | C0.1 | C0.0 | |---------|------|------|------|------|------|------|------|------| | Default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bit | C1.7 | C1.6 | C1.5 | C1.4 | C1.3 | C1.2 | C1.1 | C1.0 | | Default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### **Power-On Reset** When power (from 0 V) is applied to $V_{CC}$ , an internal power-on reset holds the PCA9539 in a reset condition until $V_{CC}$ has reached $V_{POR}$ . At that point, the reset condition is released and the PCA9539 registers and $I^2C/SMBus$ state machine initialize to their default states. After that, $V_{CC}$ must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle. Copyright © 2005–2008, Texas Instruments Incorporated ## **RESET** Input A reset can be accomplished by holding the $\overline{RESET}$ pin low for a minimum of $t_W$ . The PCA9539 registers and $I^2C/SMBus$ state machine are held in their default states until $\overline{RESET}$ is once again high. This input requires a pullup resistor to $V_{CC}$ , if no active connection is used. ## Interrupt (INT) Output An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time, $t_{iv}$ , the signal $\overline{INT}$ is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt, or in a Stop event. Resetting occurs in the read mode at the acknowledge (ACK) bit or not acknowledge (NACK) bit after the falling edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as $\overline{INT}$ . Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register. Because each 8-bit port is read independently, the interrupt caused by port 0 is not cleared by a read of port 1, or vice versa. INT has an open-drain structure and requires a pullup resistor to V<sub>CC</sub>. #### **Bus Transactions** Data is exchanged between the master and PCA9539 through write and read commands. #### Writes Data is transmitted to the PCA9539 by sending the device address and setting the least-significant bit to a logic 0 (see Figure 4 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte. The eight registers within the PCA9539 are configured to operate as four register pairs. The four pairs are Input Ports, Output Ports, Polarity Inversion ports, and Configuration ports. After sending data to one register, the next data byte is sent to the other register in the pair (see Figure 6 and Figure 7). For example, if the first byte is sent to Output Port 1 (register 3), the next byte is stored in Output Port 0 (register 2). There is no limitation on the number of data bytes sent in one write transmission. In this way, each 8-bit register may be updated independently of the other registers. Figure 6. Write to Output Port Registers 10 Submit Documentation Feedback Figure 7. Write to Configuration Registers #### Reads The bus master first must send the PCA9539 address with the least-significant bit set to a logic 0 (see Figure 4 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again, but this time, the least-significant bit is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9539 (see Figure 8 through Figure 10). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. For example, if the command byte references Input Port 1 before the restart, and the restart occurs when Input Port 0 is being read, the stored command byte changes to reference Input Port 0. The original command byte is forgotten. If a subsequent restart occurs, Input Port 0 is read first. Data is clocked into the register on the rising edge of the ACK clock pulse. After the first byte is read, additional bytes may be read, but the data now reflect the information in the other register in the pair. For example, if Input Port 1 is read, the next byte read is Input Port 0. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data. Figure 8. Read From Register - A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (Read Input Port register). - B. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 8 for these details). Figure 9. Read Input Port Register, Scenario 1 - A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (Read Input Port register). - B. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 8 for these details). Figure 10. Read Input Port Register, Scenario 2 www.ti.com ## ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------|------|------|-------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 6 | V | | VI | Input voltage range (2) | | -0.5 | 6 | V | | Vo | Output voltage range <sup>(2)</sup> | | -0.5 | 6 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -20 | mA | | I <sub>IOK</sub> | Input/output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | I <sub>OL</sub> | Continuous output low current | $V_O = 0$ to $V_{CC}$ | | 50 | mA | | I <sub>OH</sub> | Continuous output high current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | -50 | mA | | | Continuous output high current Continuous current through GND Continuous current through V <sub>CC</sub> | | | -250 | mA | | I <sub>CC</sub> | | | | 160 | | | | | DB package | | 63 | | | | | DBQ package | | 61 | | | 0 | Deckers thermal impedance junction to free cir(3) | DGV package | | 86 | °C/W | | $\theta_{JA}$ | Package thermal impedance, junction to free air <sup>(3)</sup> | DW package | | 46 | °C/VV | | | | PW package | | 88 | | | | | RGE package | | 45 | | | $\theta_{\sf JP}$ | Package thermal impedance, junction to pad | RGE package | | 1.5 | °C/W | | T <sub>stg</sub> | Storage temperature range | · | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## RECOMMENDED OPERATING CONDITIONS | | | | MIN | MAX | UNIT | |-----------------|---------------------------------------------------|---------------------------------|---------------------|---------------------|------| | V <sub>CC</sub> | Supply voltage | | 2.3 | 5.5 | V | | \/ | High level input valte as | SCL, SDA | $0.7 \times V_{CC}$ | 5.5 | V | | V <sub>IH</sub> | High-level input voltage Low-level input voltage | A0, A1, RESET, P07-P00, P17-P10 | $0.7 \times V_{CC}$ | 5.5 | V | | \/ | Low level input veltage | SCL, SDA | -0.5 | $0.3 \times V_{CC}$ | V | | V <sub>IL</sub> | Low-level input voltage | A0, A1, RESET, P07-P00, P17-P10 | -0.5 | $0.3 \times V_{CC}$ | V | | I <sub>OH</sub> | High-level output current | P07-P00, P17-P10 | | -10 | mA | | I <sub>OL</sub> | Low-level output current | P07–P00, P17–P00 | | 25 | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | Copyright © 2005–2008, Texas Instruments Incorporated Submit Documentation Feedback <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. #### **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|-------------------------------------------------|------------------------------------------------------------------------------------|------------------|------|--------------------|-------------------------------------------------|------| | V <sub>IK</sub> | Input diode clamp voltage | I <sub>I</sub> = -18 mA | 2.3 V to 5.5 V | -1.2 | | | V | | $V_{POR}$ | Power-on reset voltage | $V_I = V_{CC}$ or GND, $I_O = 0$ | V <sub>POR</sub> | | 1.5 | 1.65 | V | | | | | 2.3 V | 1.8 | | | | | | | $I_{OH} = -8 \text{ mA}$ | 3 V | 2.6 | | | V | | V | P-port high-level output voltage <sup>(2)</sup> | | 4.75 V | 4.1 | | | | | $V_{OH}$ | F-port high-level output voltage | | 2.3 V | 1.7 | | | V | | | | $I_{OH} = -10 \text{ mA}$ | 3 V | 2.5 | | 1.65 ±1 ±1 1 -1 200 75 50 1 0.9 0.8 200 7 | | | | | | 4.75 V | 4 | | | | | | SDA | V <sub>OL</sub> = 0.4 V | | 3 | | | | | | P port <sup>(3)</sup> | V <sub>OL</sub> = 0.5 V | 2.2.V to F.F.V | 8 | 20 | | A | | l <sub>OL</sub> | Porte | V <sub>OL</sub> = 0.7 V | 2.3 V to 5.5 V | 10 | 24 | | mA | | | INT | V <sub>OL</sub> = 0.4 V | | 3 | | 1.65 ±1 ±1 1 -1 200 75 50 1 0.9 0.8 200 7 | | | | SCL, SDA | V V at CND | 0.0 \/ += 5.5 \/ | | | ±1 | ^ | | l <sub>l</sub> | A0, A1, RESET | $V_I = V_{CC}$ or GND | 2.3 V to 5.5 V | | | 1.65 ±1 ±1 1.00 75 50 1.09 0.8 200 7 | μΑ | | I <sub>IH</sub> | P port | $V_I = V_{CC}$ | 2.3 V to 5.5 V | | | 1 | μΑ | | I <sub>IL</sub> | P port | V <sub>I</sub> = GND | 2.3 V to 5.5 V | | | -1 | μΑ | | | | | 5.5 V | | 100 | 200 | | | | Operating mode | $V_I = V_{CC}$ or GND, $I_O = 0$ ,<br>$I/O = inputs$ , $f_{SCL} = 400 \text{ kHz}$ | 3.6 V | | 30 | 75 | | | | | We = Impute, ISCL = 100 IV.12 | 2.7 V | | 20 | 1.65 ±1 ±1 1.00 75 50 1 0.9 0.8 200 7 | | | I <sub>CC</sub> | | | 5.5 V | | 0.5 | | μΑ | | | Standby mode | $V_I = GND$ , $I_O = 0$ , $I/O = inputs$ , $f_{SCL} = 0$ kHz | 3.6 V | | 0.4 | 0.9 | | | | | ISCL = O IN IZ | 2.7 V | | 0.25 | 0.8 | | | ΔI <sub>CC</sub> | Additional current in standby mode | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | | 200 | μΑ | | Ci | SCL | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 3 | 7 | pF | | <u></u> | SDA | V V or CND | 2.2.V to F.F.V | | 3 | 7 | ~F | | $C_{io}$ | P port | $V_{IO} = V_{CC}$ or GND | 2.3 V to 5.5 V | | 3.7 | 9.5 | pF | All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V $V_{CC}$ ) and $T_A$ = 25°C. Each I/O must be externally limited to a maximum of 25 mA, and each octal (P07–P00 and P17–P10) must be limited to a maximum current of 100 mA, for a device total of 200 mA. The total current sourced by all I/Os must be limited to 160 mA (80 mA for P07–P00 and 80 mA for P17–P10). ## I<sup>2</sup>C INTERFACE TIMING REQUIREMENTS over recommended operating free-air temperature range (unless otherwise noted) (see Figure 11) | | | | MIN | MAX | UNIT | |-----------------------|----------------------------------------------------|------------------------------------------|---------------------|-----|------| | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 0.6 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 1.3 | | μs | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | | 100 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns | | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns | | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time | 10-pF to 400-pF bus | $20 + 0.1C_b^{(1)}$ | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between Stop and | I Start | 1.3 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C Start or repeated Start condition | setup | 0.6 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C Start or repeated Start condition | n hold | 0.6 | | μs | | t <sub>sps</sub> | I <sup>2</sup> C Stop condition setup | | 0.6 | | μs | | t <sub>vd(data)</sub> | Valid-data time | SCL low to SDA output valid | 50 | | ns | | t <sub>vd(ack)</sub> | Valid-data time of ACK condition | ACK signal from SCL low to SDA (out) low | 0.1 | 0.9 | μs | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | 400 | pF | | <sup>(1)</sup> $C_b = total$ capacitance of one bus line in pF ## **RESET TIMING REQUIREMENTS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 14) | | | MIN MAX | UNIT | |--------------------|----------------------|---------|------| | t <sub>W</sub> | Reset pulse duration | 6 | ns | | t <sub>REC</sub> | Reset recovery time | 0 | ns | | t <sub>RESET</sub> | Time to reset | 400 | ns | #### **SWITCHING CHARACTERISTICS** over recommended operating free-air temperature range, $C_L \le 100 \text{ pF}$ (unless otherwise noted) (see Figure 12 and Figure 13) | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MA | X UNIT | |-----------------|----------------------------|-----------------|----------------|--------|--------| | t <sub>iv</sub> | Interrupt valid time | P port | ĪNT | | 4 μs | | t <sub>ir</sub> | Interrupt reset delay time | SCL | ĪNT | | 4 μs | | t <sub>pv</sub> | Output data valid | SCL | P port | 20 | 0 ns | | t <sub>ps</sub> | Input data setup time | P port | SCL | 150 | ns | | t <sub>ph</sub> | Input data hold time | P port | SCL | 1 | μs | ## TYPICAL CHARACTERISTICS $T_A = 25^{\circ}C$ (unless otherwise noted) ## STANDBY SUPPLY CURRENT vs TEMPERATURE SUPPLY CURRENT VS SUPPLY VOLTAGE I/O SINK CURRENT vs OUTPUT LOW VOLTAGE I/O SINK CURRENT vs OUTPUT LOW VOLTAGE ## I/O OUTPUT LOW VOLTAGE vs TEMPERATURE I/O SOURCE CURRENT vs OUTPUT HIGH VOLTAGE I/O SOURCE CURRENT vs OUTPUT HIGH VOLTAGE Submit Documentation Feedback ## **TYPICAL CHARACTERISTICS (continued)** $T_A = 25^{\circ}C$ (unless otherwise noted) I/O SOURCE CURRENT ## PARAMETER MEASUREMENT INFORMATION #### **SDA LOAD CONFIGURATION** ## **VOLTAGE WAVEFORMS** | BYTE | DESCRIPTION | |------|--------------------------| | 1 | I <sup>2</sup> C address | | 2, 3 | P-port data | - A. C<sub>1</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , $t_r/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. Figure 11. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION (continued) #### INTERRUPT LOAD CONFIGURATION - A. $C_L$ includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. Figure 12. Interrupt Load Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION (continued) #### P-PORT LOAD CONFIGURATION WRITE MODE $(R/\overline{W} = 0)$ - A. $C_L$ includes probe and jig capacitance. - B. $t_{pv}$ is measured from 0.7 $\times\,V_{CC}$ on SCL to 50% I/O (Pn) output. - C. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \ \Omega$ , $t_r/t_f \leq$ 30 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 13. P-Port Load Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION (continued) #### **SDA LOAD CONFIGURATION** #### P-PORT LOAD CONFIGURATION - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ , $t_r/t_f \leq$ 30 ns. - C. The outputs are measured one at a time, with one transition per measurement. - D. I/Os are configured as inputs. - E. All parameters and waveforms are not applicable to all devices. Figure 14. Reset Load Circuits and Voltage Waveforms #### **APPLICATION INFORMATION** Figure 15 shows an application in which the PCA9539 can be used. - A. Device address is configured as 1110100 for this example. - B. P00, P02, and P03 are configured as outputs. - C. P01 and P04 to P17 are configured as inputs. - D. Pin numbers shown are for DB, DBQ, DGV, DW, and PW packages. Figure 15. Typical Application www.ti.com ## Minimizing I<sub>CC</sub> When I/O Is Used to Control LED When an I/O is used to control an LED, normally it is connected to $V_{CC}$ through a resistor (see Figure 15). Because the LED acts as a diode, when the LED is off, the I/O $V_{IN}$ is about 1.2 V less than $V_{CC}$ . The $\Delta I_{CC}$ parameter in Electrical Characteristics shows how $I_{CC}$ increases as $V_{IN}$ becomes lower than $V_{CC}$ . For battery-powered applications, it is essential that the voltage of I/O pins is greater than or equal to $V_{CC}$ , when the LED is off, to minimize current consumption. Figure 16 shows a high-value resistor in parallel with the LED. Figure 17 shows $V_{CC}$ less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O $V_{CC}$ at or above $V_{CC}$ and prevent additional supply-current consumption when the LED is off. Figure 16. High-Value Resistor in Parallel With LED Figure 17. Device Supplied by Lower Voltage PACKAGE OPTION ADDENDUM 24-Jun-2009 www.ti.com ## **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | PCA9539DB | ACTIVE | SSOP | DB | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DBG4 | ACTIVE | SSOP | DB | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DBQR | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | PCA9539DBQRG4 | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | PCA9539DBR | ACTIVE | SSOP | DB | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DBRG4 | ACTIVE | SSOP | DB | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DGVR | ACTIVE | TVSOP | DGV | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DGVRG4 | ACTIVE | TVSOP | DGV | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DWG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539DWRG4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539PW | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539PWE4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539PWG4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539PWR | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539PWRE4 | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539PWRG4 | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | PCA9539RGER | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | PCA9539RGERG4 | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ### PACKAGE OPTION ADDENDUM www.ti.com 24-Jun-2009 **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 2-Sep-2009 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All difficultions are florillian | | | | | | | | | | | | | |----------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | PCA9539DBQR | SSOP/<br>QSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | PCA9539DBR | SSOP | DB | 24 | 2000 | 330.0 | 16.4 | 8.2 | 8.8 | 2.5 | 12.0 | 16.0 | Q1 | | PCA9539DGVR | TVSOP | DGV | 24 | 2000 | 330.0 | 12.4 | 7.0 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9539DWR | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | PCA9539PWR | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | | PCA9539RGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 2-Sep-2009 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | PCA9539DBQR | SSOP/QSOP | DBQ | 24 | 2500 | 346.0 | 346.0 | 33.0 | | PCA9539DBR | SSOP | DB | 24 | 2000 | 346.0 | 346.0 | 33.0 | | PCA9539DGVR | TVSOP | DGV | 24 | 2000 | 346.0 | 346.0 | 29.0 | | PCA9539DWR | SOIC | DW | 24 | 2000 | 346.0 | 346.0 | 41.0 | | PCA9539PWR | TSSOP | PW | 24 | 2000 | 346.0 | 346.0 | 33.0 | | PCA9539RGER | VQFN | RGE | 24 | 3000 | 346.0 | 346.0 | 29.0 | ## DW (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. DBQ (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side. - D. Falls within JEDEC MO-137 variation AE. ## DBQ (R-PDSO-G24) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-Leads (QFN) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. E. Falls within JEDEC MO-220. #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 ## PW (R-PDSO-G\*\*) #### 14 PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|------------------------------|-----------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DLP® Products | www.dlp.com | Communications and Telecom | www.ti.com/communications | | DSP | <u>dsp.ti.com</u> | Computers and<br>Peripherals | www.ti.com/computers | | Clocks and Timers | www.ti.com/clocks | Consumer Electronics | www.ti.com/consumer-apps | | Interface | interface.ti.com | Energy | www.ti.com/energy | | Logic | logic.ti.com | Industrial | www.ti.com/industrial | | Power Mgmt | power.ti.com | Medical | www.ti.com/medical | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Space, Avionics & Defense | www.ti.com/space-avionics-defense | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | Video and Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless-apps |