

# Wireless CPU® Q24 Series **Product Technical Specification**

Revision: 005

Date: November 2007





# **Product Technical Specification**

Reference: WM\_PGM\_Q24NG\_PTS\_001

Revision: 005

Date: November 20, 2007



Powered by the Open AT® Software Suite





# **Document History**

| Revision | Date             | List of revisions                                   |  |  |
|----------|------------------|-----------------------------------------------------|--|--|
| 001      | May 2006         | Creation (Preliminary version)                      |  |  |
| 002      | September 2006   | First update                                        |  |  |
| 003      | November 2006    | Jpdate                                              |  |  |
| 004      | January 16, 2007 | Modification of the ON/ ~OFF paragraph              |  |  |
|          |                  | Modification of the Battery charging paragraph      |  |  |
|          |                  | Modification of electrical characteristics BAT-TEMP |  |  |
|          |                  | Integration of ATEX conformance information         |  |  |
| 005      | November 7, 2007 | Update                                              |  |  |





## **Trademarks**

Wavecom®, wireless Microprocessor®, Wireless CPU®, Open AT® and certain other trademarks and logos appearing on this document, are filed or registered trademarks of Wavecom S.A. in France and/or in other countries. All other company and/or product names mentioned may be filed or registered trademarks of their respective owners.

## Copyright

This manual is copyrighted by WAVECOM with all rights reserved. No part of this manual may be reproduced, modified or disclosed to third parties in any form without the prior written permission of WAVECOM.

# **No Warranty/No Liability**

This document is provided "as is". Wavecom makes no warranties of any kind, either expressed or implied, including any implied warranties of merchantability, fitness for a particular purpose, or noninfringement. The recipient of the documentation shall endorse all risks arising from its use. In no event shall Wavecom be liable for any incidental, direct, indirect, consequential, or punitive damages arising from the use or inadequacy of the documentation, even if Wavecom has been advised of the possibility of such damages and to the extent permitted by law.



# **Web Site Support**

| General information about Wavecom and its range of products: | www.wavecom.com            |
|--------------------------------------------------------------|----------------------------|
|                                                              | www.wavecom.com/Q24Classic |
|                                                              | www.wavecom.com/Q24Plus    |
|                                                              | www.wavecom.c              |
|                                                              | www.wavecom.com/Q24Auto    |
| Carrier/Operator approvals:                                  | www.wavecom.com/approvals  |
| Open AT® Introduction:                                       | www.wavecom.com/OpenAT     |
| Developer support for software and hardware:                 | www.wavecom.com/forum      |



## **Overview**

This Product Specification document defines and specifies the Wireless CPU<sup>®</sup> Q24 Series is available in four different GSM/GPRS Class 10 quad-band versions:

- Q24 Classic: EGSM 900/1800/850/1900 MHz version with 32 Mb of Flash memory and 16 Mb of PSRAM (32/16), T° range [-20°C / +55°C].
- Q24 Plus: EGSM/GPRS 900/1800/850/1900 MHz version with 32 Mb of Flash memory and 16 Mb of PSRAM (32/16), T° range [-20°C / +55°C].
- Q24 Extended: EGSM/GPRS 900/1800/850/1900 MHz version with 32 Mb of Flash memory and 4 Mb of SRAM (32/4), extended T° range.
- Q24 Automotive: EGSM/GPRS 900/1800/850/1900 MHz version with 32 Mb of Flash memory and 4 Mb of PSRAM (32/4), extended T° range.

This version is dedicated to automotive applications.

This document covers the Wireless CPU® alone and do not include the programmable capabilities provided in Open AT® Software Suites.

For detailed software programming guides, refer to the documents shown in the "Reference Documents" section.

Open AT® Software Suites allow developers to natively execute ANSI C software programs directly on the Wireless CPU®.





## **Contents**

| 1   | Refere  | ences                                     | 10 |
|-----|---------|-------------------------------------------|----|
| 1.1 | Refe    | rence Documents                           | 10 |
| 1.  | 1.1     | Open AT® Software Documentation           | 10 |
| 1.  | 1.2     | AT Software Documentation                 | 10 |
| 1.  | 1.3     | Hardware Documents                        | 10 |
| 1.  | 1.4     | Wavecom Reference Documents               | 10 |
| 1.  | 1.5     | General Reference Documents               | 10 |
| 1.2 | List    | of Abbreviations                          | 11 |
| 2   | Gener   | al Description                            | 14 |
| 2.1 | Gene    | eral Information                          | 14 |
| 2.  | 1.1     | Overall Dimensions                        | 14 |
| 2.  | 1.2     | Open AT® Software Suite                   | 14 |
| 2.  | 1.3     | GSM/GPRS Features                         |    |
| 2.  | 1.4     | Interfaces                                | 15 |
| 2.  | 1.5     | External RF Connection Interfaces         |    |
| 2.  | 1.6     | SIM Card Holder                           | 16 |
|     | 1.7     | Green Policy                              |    |
| 2.2 |         | tional Architecture                       |    |
|     | 2.1     | RF Functionalities                        |    |
| 2.  | 2.2     | Baseband Functionalities                  | 18 |
| 3   | Interfa | aces                                      | 19 |
| 3.1 | Gene    | eral Purpose Connector (GPC)              | 19 |
| 3.2 | Pow     | er Supply                                 | 20 |
| 3.  | 2.1     | Power Supply Description                  | 20 |
| 3.  | 2.2     | Power Supply Recommendation               | 22 |
| 3.  | 2.3     | Power Consumption                         |    |
| 3.3 | Elect   | rical Information for Digital I/O         | 28 |
| 3.4 | Seria   | al Interface                              |    |
|     | 4.1     | SPI Bus                                   |    |
|     |         | •                                         | 29 |
|     | 4.3     | Two-wire Bus Interface (I <sup>2</sup> C) |    |
| 3.5 | •       | ooard Interface                           |    |
| 3.6 |         | Serial Link (UART1)                       |    |
| 3.7 |         | liary Serial Link (UART2)                 |    |
| 3.8 | SIM     | Interface                                 | 33 |

Wavecom<sup>®</sup> confidential ©

Page: 6 / 83



| 3.8  | 8.1   | General Description                        | 33  |
|------|-------|--------------------------------------------|-----|
| 3.8  | 8.2   | SIM Card Holder                            | 35  |
| 3.9  | Gen   | eral Purpose Input/Output                  | 37  |
| 3.10 | Activ | vity Status Indication                     | 38  |
| 3.11 | Ana   | log to Digital Converter (ADC)             | 39  |
| 3.12 | Aud   | io Interface                               | 40  |
| 3.   | 12.1  | Microphone Inputs                          | 40  |
| 3.   | 12.2  | Speaker Outputs                            | 43  |
| 3.13 | Buzz  | zer Output                                 | 45  |
| 3.   | 13.1  | Hardware Description                       | 45  |
| 3.14 | Batt  | ery Charging Interface                     | 46  |
| 3.   | 14.1  | Hardware Description                       | 46  |
| 3.   | 14.2  | Temperature Monitoring                     |     |
| 3.   | 14.3  | Ni-Cd / Ni-Mh Charging Algorithm           |     |
| 3.   | 14.4  | Li-Ion Charging Algorithm                  |     |
| 3.15 | ON /  | ′ ~OFF                                     |     |
|      | 15.1  | General Description                        |     |
| 3.   | 15.2  | Operating Sequences                        |     |
| 3.16 | вос   | DT (optional)                              |     |
| 3.17 |       | et Signal (~RST)                           |     |
| 3.   | 17.1  | General Description                        |     |
|      | 17.2  | Reset Sequence                             |     |
|      |       | rnal Interrupt (~INTR)                     |     |
|      |       | Output                                     |     |
| 3.20 |       | Time Clock Supply (VCC_RTC)                |     |
| 3.21 |       | nterface                                   |     |
|      | 21.1  | RF Connections                             |     |
|      | 21.2  | RF Performance                             |     |
|      | 21.3  | Antenna Specifications                     |     |
| 0.2  | 21.5  | Antenna Opecinications                     |     |
| 4    | Techr | nical Specifications                       | 65  |
|      |       |                                            | 0.5 |
| 4.1  |       | eral Purpose Connector Pin-out Description |     |
| 4.2  | 1/0 0 | Circuit Diagram                            | 69  |
| 5    | Envir | onmental Specifications                    | 70  |
| 3    |       | on the real openications                   |     |
| 5.1  | Envi  | ronmental Qualifications                   | 71  |
| 5.2  | Refle | ow Soldering                               | 73  |
| 5.3  | Conf  | formance with ATEX 94/9/CE Directive       | 73  |
| 5.4  |       | hanical Specifications                     |     |
| 5.4  | 4.1   | Physical Characteristics                   | 73  |
| 5.4  | 4.2   | Mechanical Drawings                        |     |
|      |       |                                            |     |
| 6    | Conn  | ector and Peripheral Device References     | 75  |
| 6.1  | Gen   | eral Purpose Connector Data Sheet          | 75  |
| J. I | UC: 1 | orar r arposo Corridotor Data Orioot       | / 🔾 |

Wavecom confidential ©

Page: 7 / 83



| 6.2 | SIM Card Reader          |                        | 75 |
|-----|--------------------------|------------------------|----|
| 6.3 | Microphone               |                        | 75 |
| 6.4 | •                        |                        |    |
| 6.5 | •                        |                        |    |
| 6.6 | RF board-to-board Connec | ctor                   | 76 |
| 6.7 | GSM Antenna              |                        | 76 |
| 7   | Appendix                 |                        | 77 |
| 7.1 | Standards and Recommer   | ndations               | 77 |
| 7.2 | Safety Recommendations   | (for Information only) | 81 |
| 7.  | .2.1 RF safety           | ·                      | 81 |
| 7.  | 2.2 General safety       |                        | 82 |





# **Table of Figures**

| Figure 1: Functional architecture                                        | 17 |
|--------------------------------------------------------------------------|----|
| Figure 2: Power supply during burst emission                             | 21 |
| Figure 3: Maximum voltage ripple (Uripp) versus Frequencies in GSM & DCS | 23 |
| Figure 4: UART1 Serial Link signals                                      | 31 |
| Figure 5: UART2 Serial Link signals                                      | 33 |
| Figure 6: SIM Card holder constraints                                    | 35 |
| Figure 7: Buzzer connection                                              | 45 |
| Figure 8: Ni-Cd / Ni-Mh charging waveform                                | 49 |
| Figure 9: Li-Ion full-charging waveform                                  | 52 |
| Figure 10: Power-ON sequence diagram                                     | 54 |
| Figure 11: Power-OFF sequence diagram                                    | 56 |
| Figure 12: RST pin connection                                            | 59 |
| Figure 13: Reset sequence diagram                                        | 59 |
| Figure 14: Wireless CPU® pin position (bottom view)                      | 68 |
| Figure 15: I/O Circuit Diagram                                           | 69 |
| Figure 16: Q24 Classic, Q24 Plus and Q24 Extended Environmental classes  | 71 |
| Figure 17: Q24 Automotive environmental classes                          | 72 |
| Figure 18: Mechanical drawing                                            | 73 |



Wireless CPU® Q24 Series References

## 1 References

#### 1.1 Reference Documents

For more details, several reference documents may be consulted. The Wavecom reference documents are provided in the Wavecom documents package contrary to the general reference documents, which are not Wavecom owned.

<u>Note</u>: All below documents are related to V3.12 Open AT<sup>®</sup> Software and 6.57 Open AT<sup>®</sup> Firmware. Wavecom recommends that the developer should check the web site for the latest documentation

#### 1.1.1 Open AT® Software Documentation

- [1] Getting Started with Open AT® (Ref. WM ASW OAT CTI 001)
- [2] Open AT® Basic Development Guide (Ref. WM\_ASW\_OAT\_UGD\_002)
- [3] ADL User Guide for Open ATA® V3.12 (Ref. WM\_ASW\_OAT\_UGD\_006)

#### 1.1.2 AT Software Documentation

- [4] AT Commands Interface Guide for OS 6.57 (Ref. WM ASW OAT UGD 0044)
- [5] AT Commands Interface Guide (Bluetooth) (Ref. WM ASW BLU UGD 001)

#### 1.1.3 Hardware Documents

- [6] Wireless CPU® Q24 Series Customer Design Guidelines (Ref. WM PRJ Q24NG PTS 002)
- [7] Wireless CPU® Q24 Series Process Customer Guidelines (Ref. WM\_PRJ\_Q24NG\_PTS\_003)

#### 1.1.4 Wavecom Reference Documents

- [8] Automotive Environmental Control Plan for Wireless CPU® Q24 Series (Ref. WM\_PRJ\_Q24NG\_DCP\_001)
- [9] Environmental Control Plan for Wireless CPU® Q24 Series (Ref. WM PRJ Q24NG DCP 002)

#### 1.1.5 General Reference Documents

[10] "I2C Bus Specification", Version 2.0, Philips Semiconductor 1998

[11] ISO 7816-3 Standard

**Wavecom**©Confidential

Page: 10 / 83



## Wireless CPU® Q24 Series References

## 1.2 List of Abbreviations

#### **Abbreviation Description**

3GPP Third Generation Partnership Project

ADC Analog to Digital Converter

A/D Analog to Digital conversion

AT ATtention (prefix for modem commands)

AUX AUXiliary

CBS Cell Broadcast Service

CLK CLocK

CMOS Complementary Metal Oxide Semiconductor

CODEC COder DECoder

CPU Central Processing Unit

CTS Clear To Send

dB **D**eci**b**el

DC Direct Current

DCD Data Carrier Detect

DCS Digital Cellular System

DCXO Digitally Controlled Crystal Oscillator

DR Dynamic Range
DSR Data Set Ready

DTR Data Terminal Ready

EDGE Enhanced Data rates for GSM Evolution

EGSM Extended GSM

EN **En**able

ESD ElectroStatic Discharges

ETSI European Telecommunications Standards Institute

FEM Front End Module

FR Full Rate
GND GrouND

GPI General Purpose Input

GPC General Purpose Connector
GPIO General Purpose Input Output

GPO General Purpose Output

GPRS General Packet Radio Service

Wavecom<sup>®</sup>©Confidential

Page: 11 / 83



#### References

#### **Abbreviation Description**

GSM Global System for Mobile communications

IF Intermediate Frequency

INTR INTeRrupt

I/O Input / Output

LCD Liquid Crystal Display
LED Light Emitting Diode
LNA Low Noise Amplifier
LSB Less Significant Bit

MAX MAXimum
MIC MICrophone
MIN MINimum

MMS Multimedia Message Service

MS Mobile Station

NOM NOMinal

NTC Negative Temperature Coefficient

PA Power Amplifier

PBB PolyBrominated Biphenyl

PBDE PolyBrominated Diphenyl Ethers

PCB Printed Circuit Board
PCL Power Control Level

PCS Personal Communications Services

PLL Phase Lock Loop

RAM Random Access Memory

RF Radio Frequency
RI Ring Indicator

RoHS Restriction of Hazardous Substances

RST ReSeT

RTC Real Time Clock
RTS Request To Send

RX Receive
SCL Serial CLock
SDA Serial DAta

SIM Subscriber Identification Module

SMS Short Message Service
SPI Serial Peripheral Interface

#### Wavecom<sup>®</sup>©Confidential

Page: 12 / 83



## Wireless CPU® Q24 Series References

#### **Abbreviation Description**

SPK SPeaKer
SRAM Static RAM

TDMA Time Division Multiple Access
TU Typical Urban fading profile

TUHigh Typical Urban, High speed fading profile

TDMA Time Division Multiple Access

TX Transmit
TYP TYPical

UART Universal Asynchronous Receiver-Transmitter

VLSI Very Large Scale Integration
VSWR Voltage Standing Wave Ratio



## 2 General Description

#### 2.1 General Information

The Q24 Series are self-contained EGSM/GPRS 900/1800 and 850/1900 quad-band Wireless CPU®s with the following characteristics:

#### Note:

The Q24 classic is limited to GSM only (GPRS not supported).

#### 2.1.1 Overall Dimensions

Completely shielded:

Length: 58.4 mmWidth: 32.2 mm

• Thickness: 3.9 mm:

- Excluding Shielding legs

- 6, 2 mm for Q24 Automotive, which offers either a MMS or UFL connector on the top side
- Weight:<11 g (12g for Q24 Automotive)</li>

#### 2.1.2 Open AT® Software Suite

Every Wavecom Wireless CPU® comes with the "Open AT® Software, which has the following five elements:

- → Open AT® IDEs
- → Open AT® Applications
- → Open AT® Plug-Ins
- → Open AT® Operating Systems
- → Open AT® Firmwares

The Open AT® Software Suite enables a customer to develop within the Open AT® IDE an ANSI C based Open AT® Application, which is natively executed under the Open AT® OS which may utilise one or more Open AT® Plug-Ins and connect to wireless networks, peripheral devices & companion controllers via the Open AT® Firmware.

Among other things (please refer to Open AT® Programming Guides), the Open AT® firmware offers:

- Real Time Clock (RTC) with calendar
- Echo Cancellation and noise reduction (quadri codec)
- Full GSM or GSM/GPRS Operating System stacks

Wavecom<sup>®</sup>©Confidential

Page: 14 / 83



The Wireless CPU® Q24 Series are designed to integrate various types of specific process applications such as vertical applications (telemetry, multimedia, automotive).

The Open AT® firmware offers a set of AT commands to control the Wireless CPU®. With this standard Operating System, some interfaces of the Wireless CPU® are not available since they are dependent on the peripheral devices connected to the Wireless CPU®.



This symbol is used to indicate that the interfaces are not available with AT commands.

The Operating System is Open AT® compliant.

The Open AT® OS offers a set of Open AT® AT API's to control the Wireless CPU®. The limitation mentioned above is not valid in this case.

#### 2.1.3 GSM/GPRS Features

- 2-Watt EGSM 900/GSM 850 radio section running under 3.6 volts
- 1-Watt GSM1800/1900 radio section running under 3.6 volts
- Hardware GSM/GPRS class 10 capable (except the Wireless CPU® Q24 Classic)

#### 2.1.4 Interfaces

- Complete interfacing is through a 60-pin connector:
  - o SPI and 2-wire bus interface
  - o Keyboard interface
  - o Two serial link interfaces (UART1 and UART2)
  - o 3V/1.8V SIM interface
  - o GPIOs
  - o Activity status indication interface
  - o Analog to digital converter
  - o Analog audio
  - o Buzzer interface
  - o Battery charging interface
  - o External interrupt
  - o Power supply interface
  - o Back-up battery interface
- Optional SIM holder (offered on Wireless Q24 Classic and Wireless CPU® Q24 Plus)

Page: 15 / 83



#### 2.1.5 External RF Connection Interfaces

The Wireless CPU® Q24 Series are available with different external RF connection configurations:

| Product reference | UFL         | UFL or MMS | Antenna pad | IMP         |
|-------------------|-------------|------------|-------------|-------------|
| Position          | Bottom side | Top side   | Top side    | Bottom side |
| Q24 Classic       | ×           |            | ×           | ×           |
| Q24 Plus          | ×           |            | ×           | ×           |
| Q24 Extended      | ×           |            | X           | X           |
| Q24 Automotive    |             | X          | ×           | X           |

#### 2.1.6 SIM Card Holder

The Wireless CPU® Q24 Series are available with a SIM Card holder at the TOP:

| SIM interface location |                     |   |  |  |  |
|------------------------|---------------------|---|--|--|--|
| Product reference      | Optional SIM holder |   |  |  |  |
| Q24 Classic            | X                   | × |  |  |  |
| Q24 Plus               | X                   | × |  |  |  |
| Q24 Extended           | X                   |   |  |  |  |
| Q24 Automotive         | X                   |   |  |  |  |



## Caution:

- The Wireless CPU® Q24 Series does not allow two SIM Cards to be connected at the same time
- If a Wireless CPU® Q24 Classic or Q24 Plus is used with a SIM Card holder at the top, it is mandatory to avoid a SIM interface connection through the 60-pin General Purpose Connector (GPC)

#### 2.1.7 Green Policy

The Wireless CPU® Q24 Series are compliant with RoHS (Restriction of Hazardous Substances in Electrical and Electronic Equipment). Directive 2002/95/EC which sets limits for the use of certain restricted hazardous substances.

This directive states that "from 1st July 2006, new electrical and electronic equipment put on the market does not contain lead, mercury, cadmium, hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE)".

**Wavecom**©Confidential

Page: 16 / 83



#### 2.2 Functional Architecture

The global architecture of the Wireless CPU® Q24 Series is shown below:



Figure 1: Functional architecture



#### 2.2.1 RF Functionalities

The Radio Frequency (RF) range complies with the Phase II EGSM 900/DCS 1800 and GSM 850/PCS 1900 recommendations. The frequencies are given below:

| GSM band | Transmit band (Tx) | Receive band (Rx) |
|----------|--------------------|-------------------|
| GSM 850  | 824 to 849 MHz     | 869 to 894 MHz    |
| EGSM 900 | 880 to 915 MHz     | 925 to 960 MHz    |
| DCS 1800 | 1710 to 1785 MHz   | 1805 to 1880 MHz  |
| PCS 1900 | 1850 to 1910 MHz   | 1930 to 1990 MHz  |

The Radio Frequency (RF) part is based on a specific quad-band chip. It includes a:

- Digital low-IF receiver,
- · Quad-band LNAs (Low Noise Amplifier),
- Offset PLL (Phase Locked Loop) transmitter,
- · Frequency synthesizer,
- Digitally controlled crystal oscillator (DCXO),
- Tx/Rx FEM (Front-End module) for quad-band GSM/GPRS.

#### 2.2.2 Baseband Functionalities

The Wireless CPU® Q24 Series digital parts are based on the PHILIPS-VLSI chip (ONE C GSM / GPRS Kernel).

This chipset uses a 0.25  $\mu m$  CMOS mixed technology, which allows massive integration as well as low current consumption.



Interfaces

## 3 Interfaces

#### Note:

Some of the Wireless CPU<sup>®</sup> Q24 Series interface signals are multiplexed in order to limit the total number of pins. But this architecture imposes some restrictions.

#### Example:

If the SPI bus and 2-wire bus are multiplexed and if the SPI bus is used, then the 2-wire bus is not available.



#### Caution:

To power-ON the Wireless CPU® Q24 Series correctly and to avoid any damage, all external signals must be inactive when the Wireless CPU® Q24 Series is OFF.

#### 3.1 General Purpose Connector (GPC)

A 60-pin connector, with 0.5 mm pitch, is provided to interface the Wireless CPU® Q24 Series with a customer application board containing either an LCD module, or a keyboard, a SIM connector, a battery connection, etc.

The GPC is made by the KYOCERA / AVX group with the following reference:

14 5087 060 930 861.

The matting connector has the following reference:

• 24 5087 060 X00 861.

For further details, refer to section 6.1 General Purpose Connector Data Sheet.



The available interfaces on the GPC are shown below:

|         |                             | OS        | 6.57          | Оре       | en AT®           |
|---------|-----------------------------|-----------|---------------|-----------|------------------|
| Section | Name                        | Supported | Not supported | Supported | Not<br>supported |
| 3.4     | Serial interface            | X         |               | X         |                  |
| 3.5     | Keyboard Interface          | X         |               | X         |                  |
| 3.6     | Main Serial Link            | X         |               | X         |                  |
| 3.7     | Auxiliary Serial Link       | X         |               | X         |                  |
| 3.8     | SIM interface               | X         |               | X         |                  |
| 3.9     | General Purpose IO          | X         |               | X         |                  |
| 3.10    | Activity status indication  | ×         |               | ×         |                  |
| 3.11    | Analog to digital converter | ×         |               | ×         |                  |
| 0       | Audio Interface             | X         |               | X         |                  |
| 3.14    | Battery charging interface  | Х         |               | X         |                  |
| 3.15    | ON/~OFF                     | X         |               | Х         |                  |
| 3.16    | Boot                        |           | X             |           | X                |
| 3.17    | Reset                       | X         |               | X         |                  |
| 3.18    | External interrupt          | X         |               | X         |                  |
| 3.19    | VCC output                  | X         |               | Х         |                  |
| 3.20    | Real Time Clock             | X         |               | Х         |                  |
| 3.21    | RF interface                | X         |               | X         |                  |

#### 3.2 Power Supply

#### 3.2.1 Power Supply Description

The power supply is one of the key factors in the design of a GSM terminal.

Due to the burst emission in GSM / GPRS, the power supply must be able to deliver high current peaks in a short time. During these peaks, the ripple (Uripp) on the supply voltage must not exceed the limits specified; see the table "Maximum voltage ripple (Uripp) vs Frequency" given below.

- In communication mode, a GSM/GPRS class 2 terminal emits  $577\mu$ s radio bursts every 4.615ms. (see the Figure 2: Power supply during burst emission).
- In communication mode, a GPRS class 10 terminal emits  $1154\mu$ s radio bursts every 4.615ms.

Page: 20 / 83



#### Interfaces



Figure 2: Power supply during burst emission

Two different inputs are provided for the power supply:

- VBATT is used to supply the RF part and
- VDD is used to supply the baseband part.

**VBATT:** Directly supplies the RF components with 3.6 V. It is essential to keep a minimum voltage ripple at this connection in order to avoid any phase error. In particular, VBATT supplies the RF Power Amplifier.

The current waveform is bursted with the following duty cycles:

- 1/8 of the time (around 577  $\mu$ s every 4.615 ms for GSM/GPRS class 2),
- 2/8 of the time (around 1154  $\mu$ s every 4.615 ms for GSM/GPRS class 10).

The rising time is around 10  $\mu$ s.

**VDD:** Supplies the +2.8 V ballast regulators of the Wireless CPU® Q24 Series. It is essential to keep the voltage over 3.1 volts at any time.

#### Notes:

- It is possible to connect VBATT and VDD together.
- In the event of separate power supply, they must be in same state: e.g. either active or inactive at the same time.

The power supply voltage for VBATT and VDD is given below:

#### Power supply pin-out

| Signal | Pin number     |  |  |  |
|--------|----------------|--|--|--|
| VBATT  | 55,57,58,59,60 |  |  |  |
| VDD    | 11             |  |  |  |
| GND    | Shielding legs |  |  |  |

Wavecom<sup>®</sup>©Confidential

Page: 21 / 83



Interfaces

#### Electrical characteristics

| Signal | MIN   | NOM   | MAX     |
|--------|-------|-------|---------|
| VBATT  | 3.2 V | 3.6 V | 4.5 V * |
| VDD    | 3.1 V |       | 4.5 V   |

<sup>\*</sup>Max operating Voltage Standing Wave Ratio (VSWR) 2:1.

#### **3.2.2 Power Supply Recommendation**

The VBATT voltage limits must be considered at any time.

The worst condition is during the burst period transmission, when current consumption is at its highest. During this period, the VBATT voltage is minimum:

- The output voltage of the power supply drops.
- Voltage drop is present between the power supply output and the Wireless CPU® supply pins (VBATT).

To ensure a good design, <u>make sure that</u> during a transmit burst period, the total drop in voltage should not set the Wireless CPU® supply voltage (VBATT) below VBATT<sub>MIN</sub>= 3.2V.

#### Notes:

- During a transmit burst, Wireless CPU<sup>®</sup> nominal current is 1.4A only.
- To design the Wireless CPU® power supply with a margin, a target of 2A is recommended.



#### Caution:

- If VBATT<3.2V, the Wireless CPU® automatically powers OFF.
- When a Wireless CPU® is supplied with a battery, the total impedance (battery + contacts + protections + PCB) should be <  $150m\Omega$  to limit voltage drop-out within emission burst.
- As the radio power amplifier is directly connected to the VBATT, the Wireless CPU® Q24 Series are sensitive to any voltage variation. When a DC/DC converter is used, Wavecom recommends to set the converter frequency in such a way that the resulting voltage does not exceed these values, which are given in the following table. "Maximum voltage ripple (Uripp) vs Frequency".

Page: 22 / 83



#### Maximal voltage ripple (Uripp) versus Frequency

| Freq. | U <sub>ripp</sub> Max | Freq. | U <sub>ripp</sub> Max | Freq. | U <sub>ripp</sub> Max |
|-------|-----------------------|-------|-----------------------|-------|-----------------------|
| (kHz) | (mVpp)                | (kHz) | (mVpp)                | (kHz) | (mVpp)                |
| <100  | 100                   | 800   | 33                    | 1500  | 70                    |
| 200   | 91                    | 900   | 44                    | 1600  | 71                    |
| 300   | 12                    | 1000  | 44                    | 1700  | 75                    |
| 400   | 6                     | 1100  | 45                    | 1800  | 77                    |
| 500   | 10                    | 1200  | 59                    | >1900 | 80                    |
| 600   | 15                    | 1300  | 53                    |       |                       |
| 700   | 21                    | 1400  | 62                    |       |                       |



Figure 3: Maximum voltage ripple (Uripp) versus Frequencies in GSM & DCS

Refer to Wireless CPU® Q24 Series Customer Design Guidelines [6], for further information on power supply design.

Page: 23 / 83



Interfaces

#### 3.2.3 Power Consumption

The Wireless CPU® Q24 Series support different power consumption modes:

| Working modes        | Comments                                                                                                                 |
|----------------------|--------------------------------------------------------------------------------------------------------------------------|
| OFF mode             | The Wireless CPU® is in OFF mode.                                                                                        |
| ALARM mode           | The Wireless CPU® is in OFF mode with RTC block running, when an ALARM occurs, the Wireless CPU® wakes-up automatically. |
| FAST idle mode       | The Wireless CPU® is synchronized with an RF GSM/GPRS network.                                                           |
|                      | The internal 26 MHz of the Wireless CPU® is constantly active.                                                           |
| SLOW idle mode       | The Wireless CPU® is synchronized with an RF GSM/GPRS tester.                                                            |
|                      | The internal 26 MHz of the Wireless CPU® is not constantly active.                                                       |
| FAST Standby<br>mode | The SIM and Radio interface are deactivated via AT command or Open AT® API:                                              |
|                      | -The embedded application is running                                                                                     |
|                      | -The serial port remains active (AT commands are available).                                                             |
|                      | The internal 26 MHz of the Wireless CPU® is constantly active.                                                           |
| SLOW Standby         | This mode is similar to the FAST Standby mode.                                                                           |
| mode                 | All the features are disabled (no GSM, no GPRS, no SIM and no                                                            |
|                      | Serial port).                                                                                                            |
|                      | The internal 26 MHz of the Wireless CPU® is not constantly                                                               |
|                      | active.                                                                                                                  |
| Communication mode   | A GSM/GPRS communication is established with a RF GSM/GPRS network.                                                      |

The power consumption depends on the configuration used. It is for this reason that the following power consumption values are given for each modes, RF bands and software used (AT or Open AT®).

All the following information is given, by assuming a  $50 \Omega$  RF output.

Three VBATT values are used to measure the consumption, VBATT<sub>MIN</sub> (3.2V), VBATT<sub>MAX</sub> (4.5V) and VBATT<sub>TYP</sub> (3.6V).

The average current is given for three VBATT values and peak current given is the maximum current peak measured with three VBATT voltages.

For more information on power consumption measurement, hardware configuration, SIM used, and software Dhrystone application, see the AT Command Interface Guide or OS 6.57 [4] and Wireless CPU® Q24 Series Customer Design Guidelines [6].

When Wireless CPU® is in Alarm mode, no voltage must be applied to any pin of the 60-pin connector, except on the BAT-RTC (pin 56) for RTC operation or ON/~OFF (pin 6) to power-ON the Wireless CPU®.

Wavecom<sup>®</sup>©Confidential

Page: 24 / 83



Interfaces

#### 3.2.3.1 Power Consumption without Open AT® Processing

The following measurement results are relevant only when:

- There is no Open AT® application,
- The Open AT® application is disabled,
- No processing is required by the Open AT® application.

| (    | Operating mode     | Parar   | Parameters |      | IMAX<br>average | IMAX<br>peak       | Unit |
|------|--------------------|---------|------------|------|-----------------|--------------------|------|
|      | OFF Mode           | VBATT   | = 3.6V     | 16.5 | 18              |                    | μΑ   |
|      | Alarm Mode         | VBATT   | = 3.6V     | 18.5 | 20              |                    | μΑ   |
|      | Fast Idle Mode     | Pag     | ing 9      | 10.5 | 11              | 150 <sub>Rx</sub>  | mA   |
|      | i ast late Mode    | Pag     | ing 2      | 13   | 13.5            | 150 <sub>Rx</sub>  | mA   |
|      | Slow Idle Mode     | Pag     | ing 9      | 2.8  | 3               | 150 <sub>Rx</sub>  | mA   |
| `    | Siovy late tylode  | Pag     | ing 2      | 5.5  | 5.8             | 150 <sub>Rx</sub>  | mA   |
|      | Fast Standby       | VBATT   | = 3.6V     | 9.5  | 11              | -                  | mA   |
|      | Slow Standby       | VBATT   | = 3.6V     | 1.5  | 2               | -                  | mA   |
| С    | Connected Mode     | GSM850  | PCL5       | 217  | 225             | 1400 <sub>T×</sub> | mA   |
|      |                    | EGSM900 | PCL19      | 90   | 95              | 250 <sub>Tx</sub>  | mA   |
|      |                    | DCS1800 | PCL0       | 165  | 175             | 800 <sub>Tx</sub>  | mA   |
|      |                    | PCS1900 | PCL15      | 90   | 100             | 250 <sub>Tx</sub>  | mA   |
|      |                    | GSM850  | Gamma 3    | 209  | 220             | 1400 <sub>T×</sub> | mA   |
|      | Transfer Mode      | EGSM900 | Gamma 17   | 87   | 90              | 250 <sub>Tx</sub>  | mA   |
|      | Class 8 (4Rx/1Tx)  | DCS1800 | Gamma 3    | 150  | 170             | 800 <sub>Tx</sub>  | mA   |
| GPRS |                    | PCS1900 | Gamma 18   | 84   | 95              | 250 <sub>Tx</sub>  | mA   |
|      |                    | GSM850  | Gamma 3    | 380  | 410             | 1400 <sub>T×</sub> | mA   |
|      | Transfer Mode      | EGSM900 | Gamma 17   | 130  | 160             | 270 <sub>Tx</sub>  | mA   |
|      | Class 10 (3Rx/2Tx) | DCS1800 | Gamma 3    | 258  | 290             | 800 <sub>Tx</sub>  | mA   |
|      |                    | PCS1900 | Gamma 18   | 123  | 150             | 240 <sub>Tx</sub>  | mA   |

 $_{\rm TX}\!$  means that the peak current is measured during a TX transmission burst

In OFF mode, VDD pin must be disconnected from VBATT in order to reach the indicated value (18 $\mu$ A).

Some SIM Cards respond faster than others, the longer the response time, the higher the consumption. The measurements were performed on a large number of 3V SIM

Wavecom © Confidential

Page: 25 / 83

 $_{\mbox{\scriptsize RX}}$  means that the peak current is measured during a RX reception burst

<sup>&</sup>lt;sup>1</sup> Slow Idle mode power consumption depends on the SIM Card used.



#### Interfaces

Cards and the results in brackets shown in the above table are the minimum and maximum currents measured from among all the SIM Cards used.

#### 3.2.3.2 Power Consumption with Open AT® Software

The power consumption with Open AT® software used is the Dhrystone application and the following consumption results were measured while performing on the Dhrystone application.

|            | Operating mode     | Parar   | neters       | INOM<br>average | IMAX<br>average | IMAX<br>peak       | Unit |
|------------|--------------------|---------|--------------|-----------------|-----------------|--------------------|------|
|            | OFF Mode           | VBATT   | VBATT = 3.6V |                 | 18              |                    | μΑ   |
|            | Alarm Mode         | VBATT   | = 3.6V       | 18.5            | 20              |                    | μΑ   |
|            | Fast Idle Mode     | Pag     | ng 9         | 10.5            | 11              | 150 <sub>Rx</sub>  | mA   |
|            | i ast iale ivioue  | Pag     | ing 2        | 13              | 13.5            | 150 <sub>Rx</sub>  | mA   |
|            | Slow Idle Mode     | Pag     | ng 9         | N/A             | N/A             | N/A                | mA   |
| <b>l</b> ` | Siova late latore  | Pag     | ing 2        | N/A             | N/A             | N/A                | mA   |
|            | Fast Standby       | VBATT   | = 3.6V       | 9.5             | 11              | 150 <sub>Rx</sub>  | mA   |
|            | Slow Standby       | VBATT   | = 3.6V       | N/A             | N/A             | N/A                | mA   |
|            |                    | GSM850  | PCL5         | 232             | 240             | 1400 <sub>T×</sub> | mA   |
|            | Connected Mode     | EGSM900 | PCL19        | 101             | 110             | 250 <sub>Tx</sub>  | mA   |
|            | ormodica mode      | DCS1800 | PCL0         | 175             | 185             | 800 <sub>Tx</sub>  | mA   |
|            |                    | PCS1900 | PCL15        | 100             | 110             | 250 <sub>Tx</sub>  | mA   |
|            |                    | GSM850  | Gamma 3      | 209             | 220             | 1400 <sub>T×</sub> | mA   |
|            | Transfer Mode      | EGSM900 | Gamma 17     | 87              | 90              | 250 <sub>Tx</sub>  | mA   |
|            | Class 8 (4Rx/1Tx)  | DCS1800 | Gamma 3      | 150             | 170             | 800 <sub>Tx</sub>  | mA   |
| GPRS       |                    | PCS1900 | Gamma 18     | 84              | 95              | 250 <sub>Tx</sub>  | mA   |
|            |                    | GSM850  | Gamma 3      | 380             | 410             | 1400 <sub>Tx</sub> | mA   |
|            | Transfer Mode      | EGSM900 | Gamma 17     | 130             | 160             | 270 <sub>Tx</sub>  | mA   |
|            | Class 10 (3Rx/2Tx) | DCS1800 | Gamma 3      | 258             | 290             | 800 <sub>Tx</sub>  | mA   |
|            |                    | PCS1900 | Gamma 18     | 123             | 150             | 240 <sub>Tx</sub>  | mA   |

In OFF mode, VDD pin must be disconnected from VBATT in order to reach the indicated value (18 $\mu$ A).

#### 3.2.3.3 Consumption Waveform

The consumption waveforms are given for an EGSM900 network configuration with AT software running on a Wireless CPU®.

The VBATT voltage value is 3.6V typical.

Four significant operating mode consumption waveforms are described as:

### **Wavecom**©Confidential

Page: 26 / 83



#### Interfaces

- Connected mode with one TX and one RX burst at PCL5 (33dBm)
- GPRS class 10 transfer mode with two TX bursts and three RX burst at Gamma 3 (33dBm)
- Slow Idle mode with a paging 9 (every 2 seconds)
- Fast Idle mode with a paging 9 (every 2 seconds)

The following waveform shows only the current form versus time:

#### **Current Waveform**





## 3.3 Electrical Information for Digital I/O

All digital I/O comply with a 3 volt CMOS.

#### **Electrical characteristics**

| Parameter | I/O type | min    | Max   | Conditions   |
|-----------|----------|--------|-------|--------------|
| VIL       | CMOS     | -0.5 V | 0.8 V |              |
| VIH       | CMOS     | 2.1 V  | 3.0 V |              |
| VOL       | 1X       | -0.2V  | 0.2 V | IOL = -1 mA  |
| -         | 2X       | -0.2V  | 0.2 V | IOL = -2 mA  |
| -         | 3X       | -0.2V  | 0.2 V | IOL = -3  mA |
| VOH       | 1X       | 2.55 V | 2.95V | IOH = 1 mA   |
| -         | 2X       | 2.55 V | 2.95V | IOH = 2 mA   |
| -         | 3X       | 2.55 V | 2.95V | IOH = 3 mA   |

#### 3.4 Serial Interface

#### 3.4.1 **SPI** Bus

The SPI bus includes a CLK signal (SPI\_CLK), an I/O signal (SPI\_IO), and an EN signal (SPI\_EN) complying with the SPI bus standard.

The frequency clock is programmable from 812 kHz to 13 MHz.

## Pin description

| Signal  | Pin | I/O | I/O type               | Reset state    | Description         | Multiplexed<br>with |
|---------|-----|-----|------------------------|----------------|---------------------|---------------------|
| SPI_CLK | 10  | 0   | CMOS 1X (C5)           | Pull-up to 2V8 | SPI Serial<br>Clock | SCL                 |
| SPI_IO  | 8   | I/O | CMOS / CMOS 1X<br>(C2) | Pull-up to 2V8 | SPI Data            | SDA                 |
| SPI_EN  | 28  | 0   | CMOS 1X (C3)           | 2V8            | SPI Enable          | GPO3                |

(C2), (C3) and (C5): To obtain more details on I/O type, refer to section 4.2 "I/O Circuit diagram"



#### 3.4.2 SPI Auxiliary Bus

A second SPI Chip Enable (called SPI\_AUX) must be used to add a second SPI peripheral to the Wireless CPU® Q24 Series.

#### Pin description

| Signal  | Pin | I/O | I/O type            | Reset state       | Description         | Multiplexed<br>with |
|---------|-----|-----|---------------------|-------------------|---------------------|---------------------|
| SPI_CLK | 10  | 0   | CMOS 1X (C5)        | Pull-up to<br>2V8 | SPI Serial<br>Clock | SCL                 |
| SPI_IO  | 8   | I/O | CMOS / CMOS 1X (C2) | Pull-up to<br>2V8 | SPI Data            | SDA                 |
| SPI_AUX | 26  | 0   | CMOS 1X (C3)        | 2V8               | SPI Aux.<br>Enable  | GPO0                |

<sup>(</sup>C2), (C3) and (C5): To obtain more details on I/O type, refer to section 4.2 "I/O Circuit diagram"

#### 3.4.3 Two-wire Bus Interface (I<sup>2</sup>C)

The two-wire bus interface includes a CLK signal (SCL) and a DATA signal (SDA) complying with a standard two-wire bus interface.

The frequency clock is programmable either to a 96 kHz or a 400 kHz.

#### Pin description

| Signal | Pin | I/O | I/O type              | Reset state    | Description  |
|--------|-----|-----|-----------------------|----------------|--------------|
| SCL    | 10  | 0   | CMOS 1X (C5)          | Pull-up to 2V8 | Serial Clock |
| SDA    | 8   | I/O | CMOS / CMOS1X<br>(C2) | Pull-up to 2V8 | Serial Data  |

(C2) and (C5): To obtain more details on I/O type, refer to section 4.2 "I/O Circuit diagram"

Page: 29 / 83



Interfaces

## 3.5 Keyboard Interface

#### Equivalent circuit



An AT command or Open AT® API allows the input key code to be obtained (see the AT+CMER command description). This code must then be processed by the application.

For a total of 25 keys (5 rows x 5 columns), the keyboard interface provides 10 connections:

- 5 rows (ROW0 to ROW4) and
- 5 columns (COL0 to COL4)

The scanning is digital, and the debouncing is performed in the Wireless CPU<sup>®</sup>. No discrete components such as R, C (Resistor, Capacitor) are needed.



#### Pin description

| Signal | Pin<br>number | I/O | I/O type       | Reset state     | Description |
|--------|---------------|-----|----------------|-----------------|-------------|
| ROW0   | 13            | I/O | CMOS / CMOS 1X | Pull-down to 0V | Row scan    |
| ROW1   | 15            | I/O | CMOS / CMOS 1X | Pull-down to 0V | Row scan    |
| ROW2   | 17            | I/O | CMOS / CMOS 1X | Pull-down to 0V | Row scan    |
| ROW3   | 19            | I/O | CMOS / CMOS 1X | Pull-down to 0V | Row scan    |
| ROW4   | 21            | I/O | CMOS / CMOS 1X | Pull-down to 0V | Row scan    |
| COLO   | 23            | I/O | CMOS / CMOS 1X | Pull-up to 2V8  | Column scan |
| COL1   | 25            | I/O | CMOS / CMOS 1X | Pull-up to 2V8  | Column scan |
| COL2   | 27            | I/O | CMOS / CMOS 1X | Pull-up to 2V8  | Column scan |
| COL3   | 29            | I/O | CMOS / CMOS 1X | Pull-up to 2V8  | Column scan |
| COL4   | 31            | I/O | CMOS / CMOS 1X | Pull-up to 2V8  | Column scan |

## 3.6 Main Serial Link (UART1)

A flexible 6-wire serial interface is available, complying with V24 protocol signaling, but not with V28 (electrical interface) due to a 2.8 volt interface.

The signals are:

- TX data (CT103/TX)
- RX data (CT104/RX)
- Request To Send (CT105/RTS)
- Clear To Send (CT106/CTS)
- Data Terminal Ready (CT108-2/DTR)
- Data Set Ready (CT107/DSR)

The two additional signals are:

- Data Carrier Detect (CT109/DCD).
- Ring Indicator (CT125/RI).



Figure 4: UART1 Serial Link signals

Wavecom © Confidential

Page: 31 / 83



#### Pin description

| Signal           | Pin               | I/O | I/O type        | Reset state       | Description            | Multiplexed<br>with |
|------------------|-------------------|-----|-----------------|-------------------|------------------------|---------------------|
| CT103/TXD1       | 39                | I   | CMOS            | High<br>impedance | Transmit serial data   |                     |
| CT104/RXD1       | 32                | 0   | CMOS<br>1X (C3) | 2V8               | Receive serial data    |                     |
| CT105/RTS1       | 30                | I   | CMOS            | High<br>impedance | Request To<br>Send     |                     |
| CT106/CTS1       | 37                | 0   | CMOS<br>1X (C1) | 2V8               | Clear To Send          |                     |
| CT107/DSR1       | 36                | 0   | CMOS<br>1X (C3) | 2V8               | Data Set<br>Ready      |                     |
| CT108-<br>2/DTR1 | 34                | I   | CMOS            | High<br>impedance | Data Terminal<br>Ready |                     |
| CT109/DCD1       | 51                | 0   | CMOS<br>2X (C1) | High<br>impedance | Data Carrier<br>Detect | GPIO3               |
| CT125/RI1        | 54                | 0   | CMOS<br>2X (C1) | High<br>impedance | Ring Indicator         | GPIO2               |
| CT102/GND        | Shielding<br>legs |     |                 |                   | Ground                 | _                   |

(C1) and (C3): To obtain more details on I/O type, refer to section 4.2 "I/O Circuit diagram"



## Caution:

- The rise and fall time of the reception signals (mainly CT103) must be less than 200 ns
- The Wireless CPU<sup>®</sup> Q24 Series are designed to operate using all the serial interface signals. In particular, it is necessary to use RTS and CTS signals for hardware flow control in order to avoid data corruption during transmission



## 3.7 Auxiliary Serial Link (UART2)

For specific applications, an auxiliary serial interface (UART2) is available on the Wireless CPU<sup>®</sup> Q24 Series.

E.g. Bluetooth connectivity: See AT commands interface guide (Bluetooth) [5].



Figure 5: UART2 Serial Link signals

#### Pin description

| Signal          | Pin | I/O | I/O type        | Reset state        | Description          | Multiplexed<br>with |
|-----------------|-----|-----|-----------------|--------------------|----------------------|---------------------|
| CT103 /<br>TXD2 | 18  | I   | CMOS (C4)       | Pull down to<br>0V | Transmit serial data | GPI                 |
| CT104 /<br>RXD2 | 20  | 0   | CMOS 1X<br>(C3) | 2V8                | Receive serial data  | GPO2                |
| CT106 /<br>CTS2 | 24  | 0   | CMOS 2X<br>(C1) | High<br>impedance  | Clear To Send        | GPIO0               |
| CT105 /<br>RTS2 | 35  | I   | CMOS            | High impedance     | Request To Send      | GPIO5               |

(C1), (C3) and (C4): To obtain more details on I/O type, refer to section 4.2 "I/O Circuit diagram"

#### 3.8 SIM Interface

#### 3.8.1 General Description

The following five signals are available:

- SIM\_VCC: SIM power supply.
- SIM\_RST: Reset.
- SIM CLK: Clock.
- SIM\_DATA: I/O port.
- SIM\_PRES: SIM Card detection.

The SIM interface controls a 3V / 1V8 SIM (and a 5V SIM through an external SIM driver). This interface is fully compliant with the GSM 11.12 recommendations concerning SIM functions.

### **Wavecom**©Confidential

Page: 33 / 83



Interfaces

#### Pin description

| Signal   | Pin | I/O | I/O type | Reset state       | Description      |
|----------|-----|-----|----------|-------------------|------------------|
| SIM_CLK  | 3   | 0   | 2V9/1V8  | OV                | SIM Clock        |
| SIM_RST  | 5   | 0   | 2V9/1V8  | OV                | SIM Reset        |
| SIM_DATA | 7   | I/O | 2V9/1V8  | OV                | SIM Data         |
| SIM_VCC  | 9   | 0   | 2V9/1V8  | OV                | SIM Power Supply |
| SIM_PRES | 50  | I   | 2V8      | High<br>impedance | SIM Card Detect  |



#### Caution:

Disturbances (digital noise, ESD) in the SIM signals may interrupt the Wireless CPU® functionality, a good layout of these signals are recommended:

- Ground separation between SIM signals and others signals
- ESD protections

(Refer to Wireless CPU® Q24 Series Customer Design Guidelines [6])

#### Electrical characteristics

| Parameters                           | Conditions                  | Min        | Type | Max        | Unit     |
|--------------------------------------|-----------------------------|------------|------|------------|----------|
| SIM_DATA VIH                         | IIH = $\pm$ 20 $\mu$ A      | 0.7xSIMVCC |      |            | V        |
| SIM_DATA VIL                         | IIL = 1 mA                  |            |      | 0.3xSIMVCC | V        |
| SIM_RST,<br>SIM_CLK VOH              | Source current = 20 $\mu$ A | 0.9×SIMVCC |      |            | V        |
| SIM_DATA                             | Source current = 20 $\mu$ A | 0.8xSIMVCC |      |            | V        |
| SIM_RST,<br>SIM_DATA,<br>SIM_CLK VOL | Sink current = -200<br>μΑ   |            |      | 0.4        | ٧        |
| SIM_VCC Output                       | SIMVCC = 2.9V               | 2.84       | 2.90 | 2.96       | V        |
| Voltage                              | SIMVCC = 1.8V               | 1.77       | 1.8  | 1.86       | <b>V</b> |
| SIM_CLK Rise/Fall<br>Time            | Loaded with 30 pF           |            | 20   |            | ns       |
| SIM_RST, Rise/Fall<br>Time           | Loaded with 30 pF           |            | 20   |            | ns       |
| SIM_DATA, Rise/Fall<br>Time          | Loaded with 30 pF           |            | 0.7  |            | μs       |
| SIM_CLK Frequency                    |                             |            |      | 3.25       | MHz      |

#### Note for SIM\_PRES connection:

- When not used, SIM\_PRES must be tied to 2V8
- When used, a low to high transition means that the SIM Card is inserted and a

#### **Wavecom**®Confidential

Page: 34 / 83



Interfaces

high to low transition means that the SIM Card is removed.

#### 3.8.2 SIM Card Holder

An optional SIM Card holder may be placed on top of Wireless CPU<sup>®</sup>. This SIM Card holder does not use the SIM PRES signal.



#### Caution:

Customers are advised to verify that the SIM Card environmental specification used is compliant with the Wireless CPU® Q24NG environmental specifications [3] (see the Wireless CPU® Q24NG Product Technical Specification WM\_PRJ\_Q24NG\_PTS\_001). Any application must be qualified by the customer with the SIM Card in storage, transportation and operation.

Some ESD protections were placed to protect SIM form ESD stress; ESD protection position is described in Figure 6 and should be taken into account during a mechanical design.

Figure 6: SIM Card holder constraints

(see next page)





#### 3.9 General Purpose Input/Output

The Wireless CPU® Q24 Series provide:

- 3 General Purpose I/O,
- 4 General Purpose Output,
- 1 General Purpose Input.

They are used to control any external devices such as an LCD or a Keyboard backlight.

#### Note:

GPIO0 has a 100K pull-down resistor, which would allow users to set a high logic state to the pin during reset state.

#### Pin description

| Signal | Pin | I/O | I/O type               | Reset state              | Description            | Multiplexed<br>with |
|--------|-----|-----|------------------------|--------------------------|------------------------|---------------------|
| GPI00  | 24  | I/O | CMOS / CMOS 2X<br>(C1) | 100K pull-<br>down to 0V | General Purpose<br>I/O | CT106/CTS2          |
| GPIO1  | 52  | I/O | CMOS / CMOS 2X<br>(C1) | High<br>impedance        | General Purpose<br>O   | FLASH LED           |
| GPIO4  | 53  | I/O | CMOS / CMOS 2X<br>(C1) | High<br>impedance        | General Purpose<br>I/O |                     |
| GPIO5  | 35  | I/O | CMOS / CMOS 2X<br>(C1) | High<br>impedance        | General Purpose<br>I/O | CT105/RTS2          |
| GPO0   | 26  | 0   | CMOS 3X (C3)           | 2V8                      | General Purpose<br>O   | SPI_AUX             |
| GPO1   | 22  | 0   | CMOS 3X (C3)           | OV                       | General Purpose<br>O   |                     |
| GPO2   | 20  | 0   | CMOS 3X (C3)           | 2V8                      | General Purpose<br>O   | CT104/RXD2          |
| GPO3   | 28  | 0   | CMOS 3X (C3)           | 2V8                      | General Purpose<br>O   | SPI_EN              |
| GPI    | 18  | I   | CMOS (C4)              | Pull-down to<br>0V       | General Purpose<br>I   | CT103/TXD2          |

(C1), (C3) and (C4): To obtain more details on I/O type, refer to section 4.2 "I/O Circuit diagram"



The following GPIOs are not available (reserved) with a Wireless CPU® running with an AT commands firmware:

Wavecom<sup>©</sup>@Confidential

Page: 37 / 83



Interfaces

#### Pin description

| Signal | Pin | I/O | I/O type          | Reset state       | Description            | Multiplexed<br>with |
|--------|-----|-----|-------------------|-------------------|------------------------|---------------------|
| GPIO2  | 54  | I/O | CMOS / 2X<br>(C1) | High<br>impedance | General Purpose<br>I/O | CT125/RI1           |
| GPIO3  | 51  | I/O | CMOS / 2X<br>(C1) | High<br>impedance | General Purpose<br>I/O | CT109/DCD1          |

<sup>(</sup>C1): To obtain more details on I/O type, refer to section 4.2 "I/O Circuit diagram"

#### 3.10 Activity Status Indication

The activity status indication signal may be used to drive a FLASH LED through an open collector transistor.

#### Q24 Series LED status

| LED<br>status  | Comments                                                        |                                                                                              |  |  |
|----------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|
| OFF            | Wireless CPU® in download mode or Wireless CPU® is in OFF mode. |                                                                                              |  |  |
| ON             | Permanent                                                       | Wireless CPU <sup>®</sup> switched ON, not registered on the network.                        |  |  |
| Slow<br>flash  | LED ON for 200 ms, OFF for 2 s                                  | Wireless CPU <sup>®</sup> switched ON, registered on the network.                            |  |  |
| Quick<br>flash | LED ON for 200 ms, OFF for 600 ms                               | Wireless CPU® switched ON, registered on<br>the network and communication is in<br>progress. |  |  |

#### Pin description

| Signal    | Pin | I/O | I/O type     | Reset state    | Description | Multiplexed with |
|-----------|-----|-----|--------------|----------------|-------------|------------------|
| FLASH LED | 52  | 0   | CMOS 2X (C1) | High impedance | LED driving | GPIO1            |

(C1): To obtain more details on I/O type, refer to section 4.2 "I/O Circuit diagram"



## 3.11 Analog to Digital Converter (ADC)





An Analog to Digital Converter is provided by the Wireless CPU<sup>®</sup> Q24 Series. This converter is a10-bit resolution, ranging from **0.9 to 2.775** V.

#### Note:

- The Q24NG ADC accuracy cannot be guaranteed for an ADC input level less than 0.9 V or greater than 2.775 V.
- Q24NG ADC accuracy is guaranteed to +/- 10 mV for Q24NG input level between 0.9 V and 2.775 V at ambient temperature, and is guaranteed to +/-20 mV for Q24NG input level between 0.9 V and 2.775 V at extreme temperature.

#### Pin description

| Signal | Pin number | I/O | I/O type | Description   |
|--------|------------|-----|----------|---------------|
| AUXV0  | 33         | I   | Analog   | A/D converter |

#### **Electrical characteristics**

| Parameter              | Min   | Max   | Unit   |
|------------------------|-------|-------|--------|
| Resolution             | 10    | 0     | Bits   |
| Hardware sampling rate | 1.    | 7     | Ksps/s |
| Input signal range     | 0.9   | 2.775 | V      |
| ADC reference accuracy | 0.75  | 2     | %      |
| Integral accuracy      | +/- 1 |       | LSB    |
| Differential accuracy  | +/- 1 |       | LSB    |
| Input impedance (R)    | 10    |       | ΜΩ     |
| Input impedance ( C )  |       | 100   | nF     |

Wavecom<sup>©</sup>@Confidential

Page: 39 / 83



#### 3.12 Audio Interface

Two different microphone inputs and two different speaker outputs are supported.

The Wireless CPU® Q24 Series also include an echo cancellation feature, which allows hands-free operation.



#### Caution:

When speakers and microphones are exposed to the external environment, it is recommended to add ESD protection on the audio interface lines.

#### 3.12.1 Microphone Inputs

The MIC2 inputs already include the biasing for an electret microphone, thus allowing easy connection to a handset.

The MIC1 inputs do not include an internal bias. MIC1/SPK1 may be used for a hands-free system or a handset, including biasing circuit for the microphone.

The microphone connections may be either differential or single-ended, but <u>using a differential connection in order to reject common mode noise and TDMA noise is strongly recommended.</u>



#### Caution:

While using a single-ended connection, ensure to have a good ground plane, a good filtering as well as shielding, in order to avoid any disturbance on the audio path.

#### 3.12.1.1 Common Microphone Input Characteristics

Both microphone inputs are designed with the following audio transmit characteristics:

#### Internal audio filter characteristics

| Frequency   | Gain     |
|-------------|----------|
| 0-150 Hz    | < -22 dB |
| 150-180 Hz  | < -11 dB |
| 180-200 Hz  | < -3 dB  |
| 200-3700 Hz | 0 dB     |
| >4000 Hz    | < -60 dB |

The gain in the MIC inputs are internally adjusted and may be tuned from -6.5 dB to 51.3 dB by using AT commands (refer to AT commands documentation [4]).

**Wavecom**©Confidential

Page: 40 / 83



#### Microphone gain versus Max input voltage

| Using C               | ontroller 1     | Using Co           | ntroller 2      |
|-----------------------|-----------------|--------------------|-----------------|
| Transmit Gain<br>(dB) | Max Vin (mVrms) | Transmit Gain (dB) | Max Vin (mVrms) |
| +30                   | 43.80           | -6.5               | 3031            |
| +33                   | 31.01           | -6                 | 2861            |
| +36                   | 21.95           | 0                  | 1434            |
| +39                   | 15.54           | +9.5               | 480             |
| +42                   | 11              | +10                | 454             |
| +45                   | 7.79            | +30.3              | 43.80           |
| +48                   | 5.51            | +30.8              | 41.36           |
| +51                   | 3.9             | +50.8              | 4.14            |
| -                     | -               | +51.3              | 3.90            |

<sup>\*</sup> For more details, refer to the AT commands documentation [4]

#### 3.12.1.2 MIC1 Microphone Inputs

The MIC1 inputs are differential and <u>do not include internal bias</u>. To use these inputs with an electret microphone, bias must be generated outside the Wireless CPU® Q24 Series in accordance with the characteristic of this electret microphone. These inputs are the standard inputs used either for an external headset or a hands-free kit.

The impedance of microphone 1 must be around 2  $k\Omega$ . AC coupling is already embedded in the Wireless CPU<sup>®</sup>.

**Equivalent circuits** 

| DC equivalent circuit | AC equivalent circuit |
|-----------------------|-----------------------|
| MIC1P DC filter       | MIC1P Z1 MIC1N        |



Interfaces

#### Pin description

| Signal | Pin | I/O | I/O type | Description                 |
|--------|-----|-----|----------|-----------------------------|
| MIC1P  | 42  | I   | Analog   | Microphone 1 positive input |
| MIC1N  | 44  | I   | Analog   | Microphone 1 negative input |

#### **Electrical characteristics**

| MIC1 Electrical characteristics                                                           |     |     |     |      |    |
|-------------------------------------------------------------------------------------------|-----|-----|-----|------|----|
| Parameters                                                                                | Min | Тур | Max | Unit |    |
| DC characteristics                                                                        | -   | -   | -   | -    | V  |
| AC characteristics                                                                        | 71  | 80  | 120 | 160  | KO |
| 100 Hz <f<5 khz<="" th=""><td>۷1</td><td>80</td><td>120</td><td>160</td><td>ΚΩ</td></f<5> | ۷1  | 80  | 120 | 160  | ΚΩ |

#### 3.12.1.3 MIC2 Microphone Inputs

The MIC2 inputs are differential inputs. <u>They already include convenient biasing for an electret microphone (0.5 mA and 2 volts)</u>. This electret microphone may be directly connected to these inputs.

The impedance of microphone 2 must be around 2  $k\Omega$ . These inputs are the standard inputs for a handset design, while MIC1 inputs may be connected either to an external headset or a hands-free kit.

AC coupling is already embedded in the Wireless CPU®.

#### Equivalent circuit

| DC equivalent circuit     | AC equivalent circuit |
|---------------------------|-----------------------|
| MIC2P R2 MIC2N MIC2-MIC2+ | MIC2P Z2 MIC2N        |

#### Pin description

| Signal | Pin | 9 | I/O type | Description                 |
|--------|-----|---|----------|-----------------------------|
| MIC2P  | 46  | _ | Analog   | Microphone 2 positive input |
| MIC2N  | 48  | I | Analog   | Microphone 2 negative input |

**Wavecom**®Confidential

Page: 42 / 83



#### Electrical characteristics

| MIC2 Electrical characteristics                      |                |       |      |       |    |  |  |
|------------------------------------------------------|----------------|-------|------|-------|----|--|--|
| Parameter                                            | Min            | Тур   | Max  | Unit  |    |  |  |
|                                                      | MIC2-          | 0.225 | 0.35 | 0.475 | V  |  |  |
| Internal biasing                                     | MIC2+          | 2.025 | 2.15 | 2.275 | V  |  |  |
| DC<br>characteristics                                | Output current |       | 0.5  | 1     | mA |  |  |
|                                                      | R2             | 900   | 1150 | 1400  | Ω  |  |  |
| AC<br>characteristics<br>100 Hz <f<5<br>kHz</f<5<br> | <b>Z</b> 2     | 1.2   | 1.5  | 1.8   | ΚΩ |  |  |

#### 3.12.2 Speaker Outputs

Two speaker outputs are available: SPK1 and SPK2.

Both speaker outputs may be represented as follows:

#### Equivalent circuit



#### 3.12.2.1 Common Speaker Output Characteristics

The connection may be differential or single-ended, <u>but using a differential connection</u> to reject common mode noise and TDMA noise is strongly recommended. Moreover, in single-ended mode, the power is reduced by two, compare to the differential mode



#### Caution:

When using a single-ended connection, ensure to have a good ground plane, a good filtering as well as a good shielding in order to avoid any disturbance on the audio path.

Speaker outputs SPK1 and SPK2 are push-pull amplifiers and may be loaded down to  $150\Omega$  and up to 1 nF

The impedance of the speaker amplifier outputs in differential mode is:

$$R \le 1 \Omega + /-10 \%$$
.

When speaker output is not used, the speaker interface is in three states and a 20K +/-30% impedance is kept between SPK1N and SPK1P as well as SPK2N and SPK2P.

These outputs are differential and the output power may be adjusted by step of 2 dB. The output may be directly connected to a speaker.

#### Wavecom<sup>®</sup>©Confidential

Page: 43 / 83



#### Interfaces

The gain in the speaker outputs are internally adjusted and may be tuned by using AT commands (refer to the AT commands documentation [4]).

#### Speaker gain versus Max output voltage

| Receive Gain<br>(dB)* | Max output level<br>(Vrms) | Max.speaker load<br>(Ω) |
|-----------------------|----------------------------|-------------------------|
| +2                    | 1.74                       | 150                     |
| 0                     | 1.38                       | 50                      |
| -2                    | 1.099                      | 32                      |
| -4                    | 0.873                      | 32                      |
| -6                    | 0.693                      | 32                      |
| -8                    | 0.551                      | 32                      |
| -10                   | 0.437                      | 32                      |
| -12                   | 0.347                      | 32                      |
| -14                   | 0.276                      | 32                      |
| -16                   | 0.219                      | 32                      |
| -18                   | 0.174                      | 32                      |
| -20                   | 0.138                      | 32                      |
| -22                   | 0.110                      | 32                      |
| -24                   | 0.087                      | 32                      |
| -26                   | 0.069                      | 32                      |

<sup>\*</sup>Analog gain: may not be significant

#### 3.12.2.2 Speaker 1 Output

#### Pin description

| Signal | Pin | I/O | I/O type | Description               |
|--------|-----|-----|----------|---------------------------|
| SPK1P  | 41  | 0   | Analog   | Speaker 1 positive output |
| SPK1N  | 43  | 0   | Analog   | Speaker 1 negative output |

#### 3.12.2.3 Speaker 2 Output

#### Pin description

| Signal | Pin | I/O | I/O type | Description               |
|--------|-----|-----|----------|---------------------------|
| SPK2P  | 45  | 0   | Analog   | Speaker 2 positive output |
| SPK2N  | 47  | 0   | Analog   | Speaker 2 negative output |

**Wavecom**®Confidential

Page: 44 / 83



#### 3.13 Buzzer Output

#### 3.13.1 Hardware Description

The buzzer interface is accessible through an open drain embedded on the Wireless CPU<sup>®</sup> Q24 Series.

A buzzer may be directly connected between this output and VBATT.

#### Equivalent circuit



Pin description

| Signal | Pin | I/O | I/O type | Description   |
|--------|-----|-----|----------|---------------|
| BUZZER | 49  | 0   | Analog   | Buzzer output |

#### Operating conditions

| Parameter | Condition         | Min | Max | Unit |
|-----------|-------------------|-----|-----|------|
| VOL       | lol = 100mA       |     | 0.4 | V    |
| IPEAK     | VBATT = VBATT Max |     | 100 | mA   |



A diode against transient peak voltage must be connected as described below.



Figure 7: Buzzer connection

For the implementation of the buzzer interface, refer to the Customer Design Guidelines [6].

**Wavecom**©Confidential

Page: 45 / 83



Interfaces

## 3.14 Battery Charging Interface

#### 3.14.1 Hardware Description



#### Caution:

The battery charging interface <u>does not allow</u> the Wireless CPU<sup>®</sup> to be supplied and is only used to charge a battery connected to VBATT.

Battery charging is performed through a switching transistor connecting the VBATT signal to the Charger (CHG IN signal).

The switching transistor is controlled by the operating system with two kinds of algorithms.

# CHG\_IN Charger Controller Charger controller Charger detection 2V8 2V8 QA4 Series VBATT Charger controller GND QA5 Series VBATT VBATT VBATT ADC VrefADC VRef-

The Wireless CPU® Q24 Series supports three types of battery technologies:

- Ni-Cd (Nickel-Cadmium), which is charged with the algorithm 0
- Ni-Mh (Nickel-Métal Hydrure), which is charged with the algorithm 0
- Li-lon (Lithium-lon), which is charged with the algorithm 1

The algorithm controls the frequency and the connected time of switching transistor (T).

To select the algorithm:

- AT+WBCM=4,0→ Ni-Cd/Ni-Mh (by default)
- AT+WBCM=4,1→Li-Ion
- AT+WBCM=4,2→To know which algorithm is used

During the charging procedure, battery charging level is controlled.

#### **Wavecom**©Confidential

Page: 46 / 83



#### Interfaces

When the operating system is not activated (VBATT< 3V2), the battery charging procedure remains possible by hardware control as long as the charger is plugged:

- VBATT<2V8: the battery is charged through a trickle current
- 2V8<VBATT<3V2: pre-charging current (min=40mA, typ=50mA, max=60mA)

The purpose of the trickle and pre-charging current is to:

- Allow the battery charging, even if VBATT is too low to power-ON the Wireless CPU<sup>®</sup>.
- Avoid battery damage, by preventing the battery from being discharged below the minimum battery level.

#### Pin description

| Signal   | Pin number | I/O | I/O type | Description          |
|----------|------------|-----|----------|----------------------|
| CHG_IN   | 1, 2, 4    | I   | Analog   | Current source input |
| BAT_TEMP | 38         | I   | Analog   | A/D converter        |

#### **Electrical characteristics**

| Parameter |                        | Min                                      | Тур | Max | Unit   |
|-----------|------------------------|------------------------------------------|-----|-----|--------|
|           | Resolution             | 10                                       |     |     | bits   |
|           | Sampling rate          | 17                                       |     |     | Ksps/s |
| BAT_TEMP  | Input Impedance<br>(R) |                                          | 1M  |     | kΩ     |
|           | Input Impedance<br>(C) |                                          |     | 100 | nF     |
|           | Input signal range     | 0                                        |     | 2V8 | V      |
| CHG_IN    |                        | <battlevelmax<br>+0.5*</battlevelmax<br> | -   | 6   | V      |
| CHG_IN    | Current                | 400                                      |     | 800 | mA     |

<sup>\*</sup> The min CHG\_IN voltage depends on the battery characteristics. (see the following chapter).

#### 3.14.2 Temperature Monitoring

Temperature monitoring is available only for the Li-lon battery with **algorithm 1**. The BAT-TEMP ADC input must be used to sample the temperature analog signal provided by an NTC temperature sensor. The minimum and maximum temperature range may be set by an AT command (see the section 3.14.4 Li-lon charging algorithm).

Wavecom<sup>®</sup>©Confidential

Page: 47 / 83



Interfaces

#### 3.14.3 Ni-Cd / Ni-Mh Charging Algorithm

During the charging process of a Ni-Cd and Ni-Mh battery, it is required to tune software parameters in the Wireless CPU® operating system:

AT+WBCM=<Mode>, <ChargeInd>, <BattLevelMax>, <BattLevelMin>, <TPulseInCharge>, <TPulseOutCharge>, <BattIntRes>, <BattChangeLevel > (See the AT command Interface Guide [4]).



#### Caution:

The parameters need to be tuned according to the battery specifications.

The main parameters to be tuned are:

#### Parameters related to time:

- TPulseInCharge: Monitoring time of the VBATT voltage during a charging process (T2)
- **TPulseOutCharge**: Monitoring time of the VBATT voltage when charging process is not activated(**T3**)

#### Parameters related to voltage:

- BattLevelMin: Minimum VBATT voltage allowed by the battery (>3.2V)
- BattLevelMax: Maximum VBATT voltage allowed by the battery (<4.5V)

#### Ni-Cd / Ni-Mh battery and tunable parameter

| Parameter    | Default value | Min                | Max   | Unit |
|--------------|---------------|--------------------|-------|------|
| T1           |               | 1000 (Not tunable) |       | ms   |
| T2           | 100           | 100                | 10000 | ms   |
| ТЗ           | 5000          | 100                | 10000 | ms   |
| BattLevelMin | 3400          | 3400               | 3800  | mV   |
| BattLevelMax | 4200          | 4000               | 5000  | mV   |



Interfaces

#### Ni-Cd / Ni-Mh charging process

| C                                                                                                                              | harger connecte  | ed: CHG_IN =VBATT+0.5          | V                                       |
|--------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------|-----------------------------------------|
| VBATT                                                                                                                          | Operating system | Charging status                | Switching transistor (T)                |
| VBATT<2V8                                                                                                                      | Not activated    | Trickle charge                 | Open                                    |
| 2V8 <vbatt<3v2< th=""><th>Not activated</th><th>Pre-charging</th><th>50mA typ cross the switching transistor</th></vbatt<3v2<> | Not activated    | Pre-charging                   | 50mA typ cross the switching transistor |
| 3V2 <vbatt< th=""><th>Activated</th><th>Charging process is</th><th>Open (T2)/Close (T1)</th></vbatt<>                         | Activated        | Charging process is            | Open (T2)/Close (T1)                    |
| VBATT <battlevelmin< th=""><th></th><th>automatically started</th><th>periodically</th></battlevelmin<>                        |                  | automatically started          | periodically                            |
| BattLevelMin <vbatt< th=""><th>Activated</th><th>Charging process</th><th>Open (T2)/Close (T1)</th></vbatt<>                   | Activated        | Charging process               | Open (T2)/Close (T1)                    |
| VBATT <battlevelmax< th=""><th></th><th>running</th><th>periodically</th></battlevelmax<>                                      |                  | running                        | periodically                            |
|                                                                                                                                |                  | Charging process not activated | VBATT is monitored periodically (T3)    |
|                                                                                                                                | Deactivated      | Trickle charge                 | Open                                    |
| >=BattLevelMax                                                                                                                 | Activated        | Charging process is ended      | Open                                    |

The graph below summarizes the charging process (charge and discharge).

#### Note:

A charger is connected to the CHG\_IN pin of the Wireless CPU®.



Figure 8: Ni-Cd / Ni-Mh charging waveform

Page: 49 / 83



Interfaces

#### 3.14.4 Li-lon Charging Algorithm

During the charging process of a Li-lon battery, it is required to tune parameters embedded in the Wireless CPU® operating system:

AT+WBCM=<Mode>,<ChargeInd>,<TdeltaTemp>,<BattLevelMax>,

- <BattLevelMin>, <MaxVoltPulse>,
- <MaxBatteryTemp>,<MinBatteryTemp>,<Charging Current>, <DedicatedVoltStart>,
- <Battery\_Pulse\_Charging\_Timeout>, <Battery\_Fast\_Charging\_Timeout>,
- <TPulseOutCharge>, <BattIntRes>, <BattChangeLevel> (See the AT command Interface Guide [4]).



#### Caution:

The parameters need to be tuned according to the battery specifications.

The main parameters to be tuned are:

#### Parameters related to time:

- BatteryFastChargingTimeout: Maximum duration of the fast charging period.
   (T1)
- BatteryPulseChargingTimeout: Maximum duration of the charging pulse period.(T2)
- **TPulseOutCharge**: Monitoring time of the VBATT voltage when charging process is not activated(**T3**)

#### Parameters related to voltage:

- BattLevelMin: Minimum VBATT voltage allowed by the battery (>3.2V)
- BattLevelMax: Maximum VBATT voltage allowed by the battery (<4.5V)
- DedicatedVoltStart: Pulse charging is started above this threshold voltage

#### Parameter related to charging current:

ChargingCurrent: Charging current delivered by the charger

#### Parameters related to safety:

These parameters are important; as they ensure that the battery will not be damaged.

- MaxVoltPulse: Maximum VBATT over-voltage supported by the PCM of the battery (Protection Circuit Module)
- **TdeltaTemp**: Delta time interval to measure the variation of the battery temperature
- Min\_Battery\_Temp\_Volt: Lowest value for battery temperature sensor voltage in mV (highest temperature with a NTC
- Max\_Battery\_Temp\_Volt: Highest value for battery temperature sensor voltage in mV (lowest temperature with a NTC)

Wavecom<sup>®</sup>©Confidential

Page: 50 / 83



Interfaces

#### Li-lon battery and tunable parameters

| Parameters            | Default value | Min          | Max          | Unit |
|-----------------------|---------------|--------------|--------------|------|
| T1                    | 90            | 70           | 90           | min  |
| T2                    | 90            | 60           | 90           | min  |
| ТЗ                    | 5000          | 100          | 10000        | ms   |
| BattLevelMin          | 3400          | 3400         | 3800         | mV   |
| BattLevelMax          | 4200          | 4000         | 5000         | mV   |
| DedicatedVoltStart    | 4000          | 4000         | 4199         | mV   |
| ChargingCurrent       | 500           | 500          | 800          | mA   |
| MaxVoltPulse          | 4608          | 4200         | 4608         | mV   |
| TdeltaTemp            | 3             | 1            | 5            | mm   |
| Max_Battery_Temp_Volt | 2171 (≈3°C)   | 1816 (≈14°C) | 2256 (≈ 0°C) | mV   |
| Max_Battery_Temp_Volt | 908 (≈42°)    | 831 (≈45°C)  | 1233 (≈31°C) | mV   |

#### Li-lon charging process

| Cha                                                                                                                                                      | rger connecte    | d: CHG_IN =VBATT+0.5V                                                                                                                                                                                                                                                                      |                                                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| VBATT                                                                                                                                                    | Operating system | Charging status                                                                                                                                                                                                                                                                            | Switching transistor (T)                                                                    |
| VBATT<2V8                                                                                                                                                | Not<br>activated | Trickle charge                                                                                                                                                                                                                                                                             | Open                                                                                        |
| 2V8 <vbatt<3v2< th=""><th>Not<br/>activated</th><th>Pre-charging</th><th>50mA typ cross the switching transistor</th></vbatt<3v2<>                       | Not<br>activated | Pre-charging                                                                                                                                                                                                                                                                               | 50mA typ cross the switching transistor                                                     |
| 3V2 <vbatt<battlevelmin< th=""><th>Activated</th><th>Fast charging process is automatically started</th><th>Close</th></vbatt<battlevelmin<>             | Activated        | Fast charging process is automatically started                                                                                                                                                                                                                                             | Close                                                                                       |
| BattLevelMin <vbatt battlevelmax<="" th="" vbatt<=""><th>Activated</th><th>Fast charging process running</th><th>Close (<t1)< th=""></t1)<></th></vbatt> | Activated        | Fast charging process running                                                                                                                                                                                                                                                              | Close ( <t1)< th=""></t1)<>                                                                 |
|                                                                                                                                                          |                  | Charging process not activated                                                                                                                                                                                                                                                             | VBATT is monitored periodically (T3)                                                        |
|                                                                                                                                                          | Deactivated      | Trickle charge                                                                                                                                                                                                                                                                             | Open                                                                                        |
| >=BattLevelMax                                                                                                                                           | Activated        | If after "n" periods (1 <n<100) "battlevelmax",="" (nx0.1s),="" battery="" charge="" higher="" is="" measured="" of="" stopped.<="" th="" than="" the="" vbatt="" voltage=""><th>Open: Timing increases regularly from 0.1s to 10s Close: 1s Open and close being periodical</th></n<100)> | Open: Timing increases regularly from 0.1s to 10s Close: 1s Open and close being periodical |



Interfaces

The graph below summarizes the charging process (charge and discharge).

#### Note:

A charger is connected to the CHG\_IN pin of Wireless CPU®.



Figure 9: Li-Ion full-charging waveform



#### 3.15 ON / ~OFF

#### 3.15.1 General Description

This input is used to power ON or OFF the Wireless CPU®.

To power-ON, a high level signal must be provided on the ON/ $\sim$ OFF pin of the Wireless CPU $^{\$}$ .

To power-OFF, the ON/ $\sim$ OFF signal must be set to low and the AT command "AT+CPOF" must be sent to the Wireless CPU $^{\circ}$ .

.

#### Equivalent circuit



#### Pin description

| Signal  | Pin | I/O | I/O type | Description  |
|---------|-----|-----|----------|--------------|
| ON/~OFF | 6   | I   | CMOS     | Power ON/OFF |

#### **Electrical characteristics**

| Parameters | Min | Max | Unit |
|------------|-----|-----|------|
| VIL        | 0   | 0.6 | V    |
| VIH        | 2.4 | 5   | V    |

#### Warning:

All external signals must be inactive when the Wireless CPU® is OFF to avoid any damage when starting and allow the Wireless CPU® to start and stop correctly.

Page: 53 / 83



Interfaces

#### 3.15.2 Operating Sequences

#### 3.15.2.1 Power-ON

Once the Wireless CPU $^{\$}$  is supplied, the ON/ $\sim$ OFF signal must be asserted high during a delay of  $T_{on-hold}$  (Hold delay on the ON/ $\sim$ OFF signal) to power-ON.

After this delay, once the firmware has completed its power-up sequence, an internal logic maintains the Wireless CPU® in power-ON condition.

You must not de-assert this ON/~OFF signal before this internal logic is internally asserted by the firmware; the Wireless CPU® would not start-up otherwise.



Figure 10: Power-ON sequence diagram

The duration of the firmware power-up sequence depends on several factors:

- firmware version used by the Wireless CPU<sup>®</sup>
- need to perform a recovery sequence if the power has been lost during a flash memory modification

Other factors have a minor influence

- · number of parameters stored in EEPROM by the AT commands received so far
- ageing of the hardware components, especially the flash memory
- temperature conditions

Page: 54 / 83



#### Interfaces

The *recommended* way to de-assert the ON/~OFF signal is to use either an AT command or WIND indicators: the application must detect the end of the power-up initialization and de-assert ON/~OFF afterwards.

- Send an "AT" command and wait for the "OK" answer: once the initialization is complete the AT interface answers « OK » to "AT" message<sup>1</sup>.
- Wait for the "+WIND: 3" message: after initialization, the Wireless CPU<sup>®</sup>, if configured to do so, will return an unsolicited "+WIND: 3" message. The generation of this message is enabled or disabled via an AT command.

#### Note:

See also "AT Commands Interface Guide" [4] for more information on these commands.

Proceeding thus – by software detection - will always prevent the application from de-asserting the  $ON/\sim OFF$  signal too early.

If WIND indicators are disabled or AT commands unavailable or not used, it is still possible to de-assert ON/ $\sim$ OFF after a delay long enough ( $T_{on-hold}$ ) to ensure that the firmware has already completed its power-up initialization.

The table below gives the minimum values of  $T_{on-hold}$  for all firmware versions:

#### T<sub>on-hold</sub> minimum values

| Open AT® Firmware | T <sub>on-hold</sub>             |  |  |  |
|-------------------|----------------------------------|--|--|--|
|                   | Safe evaluations of the firmware |  |  |  |
|                   | power-up time                    |  |  |  |
| 6.57 & above      | 8 s                              |  |  |  |

The above figures take the worst cases into account: power-loss recovery operations, slow flash memory operations in high temperature conditions). But they are safe because they are large enough to ensure that ON/~OFF is not de-asserted too early.

#### Remarks:

- 1. Typical power-up initialization time figures for best cases conditions (no power-loss recovery, fast and new flash memory...) approximate 3.5 seconds in every firmware version. But releasing ON/~OFF after this delay does not guarantee that the application will actually start-up if for example the power plug has been pulled off during a flash memory operation, like a phone book entry update or an AT&W command.
- 2. The ON/~OFF signal can be left at a high level until switch OFF. But this is not recommended as it will prevent the AT+CPOF command from performing a clean power-off. (see also Note in section 3.15.2.2 Power-OFF for an alternate usage)

Wavecom<sup>®</sup>@Confidential

Page: 55 / 83

<sup>&</sup>lt;sup>1</sup> If the application manages hardware flow control, the AT command can be sent during the initialisation phase.



Interfaces

- 3. When using a battery as power source, it is not recommended to let this signal high:
  - If the battery voltage is too low and the ON/~OFF signal at low level, an internal mechanism switches OFF the Wireless CPU®. This automatic process prevents the battery to be over discharged and optimize its life span.
- 4. During the power-ON sequence, an internal reset is automatically performed by the Wireless CPU® for 42 ms (typical). Any external reset should be avoided during this phase.
- 5. Connecting a charger on the Wireless CPU<sup>®</sup> as exactly the same effect than setting the ON/~OFF signal. In particular the Wireless CPU<sup>®</sup> will not POWER-OFF after the AT+CPOF command, unless the Charger is disconnected.

#### 3.15.2.2 Power-OFF

To properly power-OFF the Wireless CPU®, the application must reset the ON/~OFF signal to low and then send the AT+CPOF command to de-register from the network and switch off the Wireless CPU®.

Once the « OK » response is issued, the Wireless CPU® is set to OFF mode. The external power supply can be switched off.



Figure 11: Power-OFF sequence diagram



It is not allowed to power-OFF the Wireless CPU® by disconnecting the supply pins VBATT and VDD.

#### Notes:

- If the ON/~OFF pin is maintained to ON (High Level), then the Wireless CPU<sup>®</sup> can't be switched OFF.
- Instead of sending AT+CPOF, use the Wireless CPU<sup>®</sup> external interrupt pin (see the External interrupt)
- If the AT command AT+CFUN=1 is sent to the application, the Wireless CPU<sup>®</sup> re-starts whatever the level (high or low) of the ON/~OFF signal

#### **WƏVECOM<sup>©</sup>©Confidential**

Page: 56 / 83



Interfaces

#### 3.16 BOOT (optional)

This input may be used to download software to the Flash memory of the Wireless CPU<sup>®</sup>.

For applications based on AT commands, this is a backup download procedure (refer to document [6] Customer Design Guidelines).

The internal BOOT procedure starts when this pin is low during Wireless CPU® reset.



#### Caution:

- This BOOT pin must be left open for normal use or X-modem download.
- The nominal firmware download procedure uses the X-modem.

In Internal BOOT mode, low level must be set through a  $1K\Omega$  resistor.

- BOOT = logical state 0, for download mode and
- BOOT = logical state 1, for normal mode.

#### Pin description

| Signal | Pin | I/O | I/O type  | Reset state    | Description       |
|--------|-----|-----|-----------|----------------|-------------------|
| воот   | 12  | I   | CMOS (C5) | Pull-up to 2V8 | Flash Downloading |

(C5): To obtain more details on I/O type, refer to the section 4.2 "I/O Circuit diagram"

#### 3.17 Reset Signal (~RST)

#### 3.17.1 General Description

The reset signal is used to force a reset procedure by providing low level, for at least  $500 \mu s$ .

The Wireless CPU® remains in reset mode as long as the ~RST signal is held low.

The reset process is activated either by the external  $\sim$ RST signal or automatically by an internal signal (coming from a reset generator).

- ~RST = logical state 0, for Wireless CPU® Reset and
- ~RST = logical state 1, for normal mode.

#### Note:

#### A software reset is always preferred to a hardware reset.

The automatic reset is activated during a power-ON sequence.

During a power-ON sequence, the ~RST pin of the Wireless CPU® is set to the logical state 0.



#### Caution:

 During a power-ON sequence of the Wireless CPU®, avoid to apply any voltage in the ~RST pin

#### Wavecom<sup>®</sup>©Confidential

Page: 57 / 83



Interfaces

#### Otherwise:

- Wireless CPU® reset procedure may not perform correctly
- Wireless CPU® may be damaged
- If an external hardware reset happens with the ON/~OFF signal set to low, the Wireless CPU® powers OFF
- If an external hardware reset happens with ON/~OFF signal set to high, the Wireless CPU® re-starts



#### Pin description

| Signal | Pin number | I/O | I/O type | Description |
|--------|------------|-----|----------|-------------|
| ~RST   | 14         | I/O | Schmitt  | Reset       |

#### **Electrical characteristics**

| Parameters |                | Min  | Max  | Condition    |
|------------|----------------|------|------|--------------|
| Hysteresis | VT-            | 0.9  | 1    |              |
| thresholds | VT+            | 1.7  | 1.8  |              |
| ~RST       | Reset<br>state | 0    | 0.4  | IOL = -50 μA |
|            | Normal<br>mode | 2.74 | 2.86 | IOH = 50 μA  |

This signal may also be used to provide a reset to an external device. It then behaves as an output. If no external reset is necessary, then this input may be left open.

Wavecom<sup>©</sup>©Confidential

Page: 58 / 83



Interfaces

If used (as an emergency reset), it must be driven either by an open collector or an open drain output: 

~RST



Figure 12: RST pin connection

For the implementation of the reset interface, refer to Customer Design Guidelines [6].

#### 3.17.2 Reset Sequence

To activate the "emergency "reset sequence, the ~RST signal must be set to low for  $500 \, \mu s$  minimum.

As soon as the reset is completed, the AT interface answers "OK" to the application.

In this case, the application must send ATJ. If the application manages hardware flow control, the AT command may be sent during the initialization phase.

Another solution is to use the AT+WIND command to obtain an unsolicited status from the Wireless CPU<sup>®</sup>.

For further details, refer to the AT commands documentation [4].



Figure 13: Reset sequence diagram

#### 3.18 External Interrupt (~INTR)

The Wireless CPU® Q24 Series provide an external interrupt input ~INTR. This input is highly sensitive.

An interrupt is activated on a falling edge.

If this signal is not used, it may be left open.

If used, this input must be driven either by an open collector or an open drain output.

**Wavecom**©Confidential

Page: 59 / 83



#### Pin description

| Signal | Pin number | I/O | I/O type  | Reset state    | Description        |
|--------|------------|-----|-----------|----------------|--------------------|
| ~INTR  | 16         | ı   | CMOS (C5) | Pull-up to 2V8 | External Interrupt |

(C5): To obtain more details on I/O type, refer to the section 4.2 "I/O Circuit diagram"

#### **Electrical characteristics**

| Parameter | Min  | Max | Unit |
|-----------|------|-----|------|
| VIL       | -0.5 | 0.7 | V    |
| VIH       | 2.2  | 3.0 | V    |

The external interrupt may be used to switch OFF the Wireless CPU®. To enable this feature, AT+WFM=1, 83 must be entered:

The ON/OFF signal exists earlier in open or in low level, if an interrupt is received on the external interrupt pin, the Wireless CPU® changes automatically to OFF mode, similar to an AT+CPOF command.

#### Notes:

- · By default, this feature is not activated
- Use AT+WFM=1,84 to return to default mode



## 3.19 VCC Output

This output may be used to power some external functions. This power supply is available when the Wireless CPU® is ON.

#### Pin description

| Signal | Pin number | I/O | I/O type | Description    |
|--------|------------|-----|----------|----------------|
| VCC    | 40         | 0   | Supply   | Digital supply |

#### Operating conditions

| Parameter      | Condition  | Min  | Max  | Unit |
|----------------|------------|------|------|------|
| Output voltage | I = 0      |      | 2.86 | V    |
|                | I = 100 mA | 2.74 |      | V    |
| Output Current |            |      | 100  | mA   |

### 3.20 Real Time Clock Supply (VCC\_RTC)

The VCC\_RTC input is used to provide a back-up power supply for the internal Real Time Clock (RTC).

The RTC is supported by the Wireless CPU® when power-ON, but a back-up power supply is necessary to save date and time information, when VDD is removed or the Wireless CPU® is switched off.

If the RTC is not used, this pin may be left open.

#### Equivalent circuit



If VDD<2.6V, the RTC regulator is disabled, a back-up battery is then necessary to save date and time information.

**Wavecom**©Confidential

Page: 61 / 83



#### Pin description

| Signal  | Pin number | I/O | I/O type | Description        |
|---------|------------|-----|----------|--------------------|
| VCC_RTC | 56         | I/O | Supply   | RTC Back-up supply |

#### Operating conditions

| Parameter      | Condition            | Min  | Тур | Max  | Unit |
|----------------|----------------------|------|-----|------|------|
| Input voltage  |                      | 2    |     | 2.75 | V    |
| Input current  | VCC_RTC=2.5 V        | 3    |     | 10   | μΑ   |
|                | VDD=3.6V             |      |     |      |      |
| Output voltage | VDD=3.6V, lout=0.5mA | 2.65 | 2.7 | 2.75 | V    |
| Output current | VDD=3.6, Vout=2.25V  | 0.4  | 1   | 2    | mA   |

#### 3.21 RF Interface

The impedance is  $50\Omega$  nominal and the DC impedance is  $0\Omega$ .

#### 3.21.1 RF Connections

The RF interface supports 4 types of connections:

#### • U.FL Connector (on both sides)

A wide variety of cables fitted with U.FL connectors are proposed by different suppliers.

#### MMS Connector

The MMS connector stands on three pliable legs. The design guarantees the receptacle stability after placement. The MMS snap on mating system ensures a correct positive connection on each time.

A wide variety of cables fitted with MMS connectors are proposed by different suppliers.

#### Soldered solution

A soldered solution is preferably based on an RG178 coaxial cable.

#### IMP connector

This connector is dedicated to different board applications and must be soldered to the customer board. The supplier is Radiall with the following reference:

R107 064 900 or R107 064 920.

#### Notes:

- The Wireless CPU® Q24 Series does not support an antenna switch for a car kit, but this function may be implemented externally and it may be driven using a GPIO.
- The antenna cable and connector should be selected in order to minimize losses

#### Wavecom<sup>®</sup>©Confidential

Page: 62 / 83



Interfaces

in the frequency bands used for GSM 850/900MHz and 1800/1900MHz.

- 0.5dB may be considered as a maximum value for loss between the Wireless CPU® and an external connector.
- In order to maintain the RoHS status of the Wireless CPU®, Wavecom recommends that *lead-free solder-wire and flux* be used for Wireless CPU® assembly on the motherboard and RF cable, assembly on the Wireless CPU®.

#### <u>Example:</u>

Solder-Wire: Kester 245 Cored 58 (Sn96.5Ag3Cu0.5)

• Flux: Kester 952-D6

#### 3.21.2 RF Performance

RF performance is compliant with the ETSI recommendation ETSI TS 151 010-1.

The main parameters for a GSM receiver are:

- GSM850 Reference Sensitivity = -104 dBm Static & TUHigh
- EGSM900 Reference Sensitivity = -104 dBm Static & TUHigh
- DCS1800 Reference Sensitivity = -102 dBm Static & TUHigh
- PCS1900 Reference Sensitivity = -102 dBm Static & TUHigh
- Selectivity @ 200 kHz: > +9 dBc
- Selectivity @ 400 kHz: > +41 dBc
- Linear dynamic range: 63 dB
- Co-channel rejection: >= 9 dBc

#### And for Transmitters:

- Maximum output power (EGSM & GSM850): 33 dBm +/- 2 dB at ambient temperature
- Maximum output power (GSM1800 & PCS1900): 30 dBm +/- 2 dB at ambient temperature
- Minimum output power (EGSM & GSM850): 5 dBm +/- 5 dB at ambient temperature
- Minimum output power (GSM1800 & PCS1900): 0 dBm +/- 5 dB at ambient temperature



#### 3.21.3 Antenna Specifications

The antenna must fulfill the following requirements, as specified in the table below:

• The optimum operating frequency depends on the application. A dual-band or a quad-band antenna must operate in these frequency bands and have the following characteristics:

| Characteristic           |         | Q24                            |                     |                |                     |  |
|--------------------------|---------|--------------------------------|---------------------|----------------|---------------------|--|
|                          |         | EGSM 900                       | DCS 1800            | GSM 850        | PCS 1900            |  |
| TX Frequency             |         | 880 to<br>915 MHz              | 1710 to<br>1785 MHz | 824 to 849 MHz | 1850 to<br>1910 MHz |  |
| RX Fre                   | equency | 925 to<br>960 MHz              | 1805 to<br>1880 MHz | 869 to 894 MHz | 1930 to<br>1990 MHz |  |
| Impe                     | edance  | 50Ω                            |                     |                |                     |  |
| VSWR                     | Rx max  | 1.5 :1                         |                     |                |                     |  |
| Tx max                   |         | 1.5 :1                         |                     |                |                     |  |
| Typical<br>radiated gain |         | OdBi in one direction at least |                     |                |                     |  |



# **4 Technical Specifications**

## 4.1 General Purpose Connector Pin-out Description

| Pin | Name        | I/O | I/O type             | Reset state        | Description                                  | Dealing with unused pins                           |
|-----|-------------|-----|----------------------|--------------------|----------------------------------------------|----------------------------------------------------|
| 1   | CHG_IN      | I   | Supply               | -                  | Supply for battery charging                  | Not connected                                      |
| 2   | CHG_IN      | I   | Supply               | -                  | Supply for battery charging                  | Not connected                                      |
| 3   | SIM_CLK     | 0   | -                    | OV                 | Clock for SIM<br>interface                   | Not connected if Q24<br>SIM Card holder is<br>used |
| 4   | CHG_IN      | I   | Supply               | -                  | Supply for battery charging                  | Not connected                                      |
| 5   | SIM_RST     | 0   | -                    | ov                 | Reset for SIM<br>interface                   | Not connected if Q24<br>SIM Card holder is<br>used |
| 6   | ON/~OFF     | Ι   | CMOS                 | -                  | Power ON/OFF control                         | Must be used                                       |
| 7   | SIM_DATA    | I/O | -                    | ov                 | I/O for SIM<br>interface                     | Not connected if Q24<br>SIM Card holder is<br>used |
| 8   | SDA/SPI_IO  | I/O | CMOS/CMOS<br>1X (C2) | Pull-up to<br>2V8  | Two-wire<br>interface or SPI<br>Serial Data  | Not connected                                      |
| 0   | SIM_VCC     | 0   | Supply               | ov                 | SIM Card supply                              | Not connected if Q24<br>SIM Card holder is<br>used |
| 10  | SCL/SPI_CLK | 0   | CMOS 1X (C5)         | Pull-up to<br>2V8  | Two-wire<br>interface or SPI<br>Serial clock | Not connected                                      |
| 11  | VDD         | -   | Supply               | 1                  | Low power supply                             | Must be used                                       |
| 12  | воот        | I   | CMOS (C5)            | Pull-up to<br>2V8  | воот                                         | Test point (Download purposes)                     |
| 13  | ROW0        | I/O | CMOS/ CMOS<br>1X     | Pull-down<br>to 0V | Keyboard Row                                 | Not connected                                      |
| 14  | ~RST        | I/O | Schmitt              | ov                 | Reset                                        | Test point<br>(Debug purposes)                     |
| 15  | ROW1        | I/O | CMOS/ CMOS<br>1X     | Pull-down<br>to 0V | Keyboard Row                                 | Not connected                                      |
| 16  | ~INTR       | I   | CMOS (C5)            | Pull-up to<br>2V8  | External interrupt                           | Not connected                                      |
| 17  | ROW2        | I/O | CMOS/ CMOS<br>1X     | Pull-down<br>to 0V | Keyboard Row                                 | Not connected                                      |

**Wavecom**©Confidential

Page: 65 / 83



| Pin | Name                   | I/O      | I/O type                                | Reset state        | Description                                                    | Dealing with unused pins                                                                  |
|-----|------------------------|----------|-----------------------------------------|--------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 18  | GPI or<br>CT103/TXD2   | ı        | CMOS (C4)                               | Pull-down<br>to 0V | General Purpose<br>Input or<br>Transmit serial<br>data (UART2) | Not connected                                                                             |
| 19  | ROW3                   | I/O      | CMOS/ CMOS<br>1X                        | Pull-down<br>to 0V | Keyboard Row                                                   | Not connected                                                                             |
| 20  | GPO2 or<br>CT104/RXD2  | 0        | CMOS 3X (C1)<br>or<br>CMOS 1X (C1)      | 2V8                | General Purpose<br>Output or<br>Receive serial<br>data (UART2) | Not connected                                                                             |
| 21  | ROW4                   | I/O      | CMOS/ CMOS<br>1X                        | Pull-down<br>to 0V | Keyboard Row                                                   | Not connected                                                                             |
| 22  | GPO1                   | 0        | CMOS 3X (C3)                            | ov                 | General Purpose<br>Output                                      | Not connected                                                                             |
| 23  | COLO                   | I/O      | CMOS/ CMOS<br>1X                        | Pull-up to<br>2V8  | Keyboard<br>Column                                             | Not connected                                                                             |
| 24  | GPIO0 or<br>CT106/CTS2 | I/O<br>O | CMOS/CMOS<br>2X (C1) or<br>CMOS 2X (C1) | High<br>impedance  | General Purpose<br>I/O or<br>Clear To Send<br>(UART2)          | Not connected                                                                             |
| 25  | COL1                   | I/O      | CMOS/ CMOS<br>1X                        | Pull-up to<br>2V8  | Keyboard<br>Column                                             | Not connected                                                                             |
| 26  | GPO0 or<br>SPI_AUX     | 0        | CMOS 3X (C3)<br>or<br>CMOS 1X (C3)      | 2V8                | General Purpose<br>Output or<br>SPI_AUX                        | Not connected                                                                             |
| 27  | COL2                   | I/O      | CMOS/ CMOS<br>1X                        | Pull-up to<br>2V8  | Keyboard<br>Column                                             | Not connected                                                                             |
| 28  | GPO3 or<br>SPI_EN or   | 0        | CMOS 3X (C3)<br>or<br>CMOS 1X (C3)      | 2V8                | SPI enable or<br>General Purpose<br>Output                     | Not connected                                                                             |
| 29  | COL3                   | I/O      | CMOS/ CMOS<br>1X                        | Pull-up to<br>2V8  | Keyboard<br>Column                                             | Not connected                                                                             |
| 30  | CT105/RTS1             | 1        | cos                                     | High<br>impedance  | Request To Send<br>(UART1)                                     | Please refer to the<br>Customer Design<br>Guidelines [6] for<br>proper<br>implementation. |
| 31  | COL4                   | I/O      | CMOS/ CMOS<br>1X                        | Pull-up to<br>2V8  | Keyboard<br>Column                                             | Not connected                                                                             |
| 32  | CT104/RXD1             | 0        | CMOS 1X (C3)                            | 2V8                | Receive serial<br>data (UART1)                                 | Test point<br>(Download purposes)                                                         |
| 33  | AUXV0                  | ı        | Analog                                  | High impedance     | Auxiliary ADC input 0                                          | Tied to GND                                                                               |
| 34  | CT108-<br>2/DTR1       | I        | CMOS                                    | High<br>impedance  | Data Terminal<br>Ready (UART1)                                 | Please refer to the<br>Customer Design<br>Guidelines [6] for<br>proper<br>implementation. |

#### **Wavecom**©Confidential

Page: 66 / 83



| Pin | Name                   | I/O      | I/O type                               | Reset state       | Description                                                 | Dealing with unused pins                                                    |
|-----|------------------------|----------|----------------------------------------|-------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------|
| 35  | GPIO5 or<br>CT105/RTS2 | I/O<br>I | CMOS/CMOS<br>2X (C1) or<br>CMOS        | High<br>impedance | General Purpose<br>I/O or<br>Clear To Send<br>(UART2)       | Not connected                                                               |
| 36  | CT107/DSR1             | 0        | CMOS 1X (C3)                           | 2V8               | Data Set Ready<br>(UART1)                                   | Not connected                                                               |
| 37  | CT106/CTS1             | 0        | CMOS 1X (C1)                           | High<br>impedance | Clear To Send<br>(UART1)                                    | Test point (Download purposes)                                              |
| 38  | BAT_TEMP               | _        | Analog                                 | High<br>impedance | ADC input for<br>battery<br>temperature<br>measurement      | Tied to GND                                                                 |
| 39  | CT103/TXD1             | -        | CMOS                                   | High<br>impedance | Transmit serial<br>data (UART1)                             | 100kΩ pull-up to 2V8<br>with test point<br>(download and debug<br>purposes) |
| 40  | VCC                    | 0        | Supply                                 | 2V8               | 2.8 V digital supply output                                 | Not connected                                                               |
| 41  | SPK1P                  | 0        | Analog                                 | -                 | Speaker 1 positive output                                   | Not connected                                                               |
| 42  | MIC1P                  | I        | Analog                                 | -                 | Microphone 1 positive input                                 | Not connected                                                               |
| 43  | SPK1N                  | 0        | Analog                                 | -                 | Speaker 1 negative output                                   | Not connected                                                               |
| 44  | MIC1N                  | I        | Analog                                 | 1                 | Microphone 1 negative input                                 | Not connected                                                               |
| 45  | SPK2P                  | 0        | Analog                                 | -                 | Speaker 2 positive output                                   | Not connected                                                               |
| 46  | MIC2P                  | Ι        | Analog                                 | -                 | Microphone 2 positive input                                 | Not connected                                                               |
| 47  | SPK2N                  | 0        | Analog                                 | -                 | Speaker 2 negative output                                   | Not connected                                                               |
| 48  | MIC2N                  | ı        | Analog                                 | ı                 | Microphone 2 negative input                                 | Not connected                                                               |
| 49  | BUZZER                 | 0        | Analog                                 | -                 | Buzzer output                                               | Not connected                                                               |
| 50  | SIM_PRES               | ı        | CMOS                                   | High<br>impedance | SIM Card Detect                                             | Tied to 2V8                                                                 |
| 51  | GPIO3 or<br>CT109/DCD1 | I/O<br>O | CMOS/CMOS<br>2X (C1) or<br>CMOS2X (C1) | High<br>impedance | General Purpose<br>I/O or<br>Data Carrier<br>Detect (UART1) | Not connected                                                               |
| 52  | GPIO1<br>FLASH LED     | I/O<br>O | CMOS/CMOS<br>2X (C1) or<br>CMOS2X (C1) | High<br>impedance | General Purpose<br>I/O or<br>Flash LED                      | Not connected                                                               |
| 53  | GPIO4                  | I/O      | CMOS/CMOS<br>2X (C1)                   | High<br>impedance | General Purpose<br>I/O                                      | Not connected                                                               |

**Wavecom**©Confidential

Page: 67 / 83



| Pin | Name                    | I/O      | I/O type                                | Reset state       | Description                                            | Dealing with unused pins |
|-----|-------------------------|----------|-----------------------------------------|-------------------|--------------------------------------------------------|--------------------------|
| 54  | GPIO2 or<br>CT125 / RI1 | I/O<br>O | CMOS/CMOS<br>2X (C1) or<br>CMOS 2X (C1) | High<br>impedance | General Purpose<br>I/O or<br>Ring Indicator<br>(UART1) | Not connected            |
| 55  | +VBATT                  | I        | Supply                                  | -                 | Battery Input                                          | Must be used             |
| 56  | VCC_RTC                 | I/O      | Supply                                  | 2V8               | RTC back-up<br>supply                                  | Not connected            |
| 57  | +VBATT                  | I        | Supply                                  | -                 | Battery Input                                          | Must be used             |
| 58  | +VBATT                  | I        | Supply                                  | -                 | Battery Input                                          | Must be used             |
| 59  | +VBATT                  | I        | Supply                                  | -                 | Battery Input                                          | Must be used             |
| 60  | +VBATT                  | I        | Supply                                  | -                 | Battery Input                                          | Must be used             |



Figure 14: Wireless CPU® pin position (bottom view)



#### 4.2 I/O Circuit Diagram

The following drawings show the internal interface of the Wireless CPU® Q24 Series. The type indication per interface can be found in the previous chapters.



Figure 15: I/O Circuit Diagram

Page: 69 / 83



# Wireless CPU® Q24 Series Environmental Specifications

# 5 Environmental Specifications

The Wireless CPU® Q24 Classic and Q24 Plus are compliant with the following operating classes:

| Condition           | Temperature range                |
|---------------------|----------------------------------|
| Operating / Class A | -20°C to +55°C for GSM 850 / 900 |
| Operating / Class A | -10°C to +55°C for GSM 1800/1900 |
| Storage             | -40°C to +85°C                   |

The Wireless CPU® Q24 Automotive and Q24 Extended are compliant with the following operating classes:

| Conditions          | Temperature range                |  |  |
|---------------------|----------------------------------|--|--|
| Operating / Class A | -20°C to +55°Cfor GSM 850 / 900  |  |  |
| Operating / Class A | -10°C to +55°C for GSM 1800/1900 |  |  |
| Operating / Class B | -30°C to +75°C                   |  |  |
| Operating / Class C | -40°C to + 85°C                  |  |  |
| Storage             | -40°C to + 85°C                  |  |  |

#### Classification and Wireless CPU® Q24 Series:

#### · Class A:

The Wireless CPU® remains fully functional, meeting GSM performance criteria in accordance with ETSI requirements, across the specified temperature range.

#### • Class B:

The Wireless CPU® remains fully functional, across the specified temperature range. Some GSM parameters may occasionally deviate from the ETSI specified requirements and this deviation may not affect the ability of the Wireless CPU® to connect to the cellular network and fully functional, as it does within the Class A range.

#### Class C:

The functional requirements will not be fulfilled during external influence, but will return to fully functional automatically, after the external influence has been removed.



# Wireless CPU® Q24 Series Environmental Specifications

#### 5.1 Environmental Qualifications

For the Wireless CPU<sup>®</sup> Q24 Classic, Q24 Plus, and Q24 Extended, applied environmental qualifications are defined in the table below:

|                               |                           | E                                                                   | ENVIRONMENTAL CLASSI                                                | ≣S                                                                                    |  |
|-------------------------------|---------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| TYPE OF TEST                  | TYPE OF TEST STANDARDS    |                                                                     | TRANSPORTATION<br>Class 2.3                                         | OPERATING (PORT USE)<br>Class 7.3                                                     |  |
| Cold                          | IEC 68-2.1<br>Ab test     | -25° C 72 h                                                         | -40° C 72 h                                                         | -20° C (GSM900) 16 h<br>-10° C (GSM1800/1900) 16h                                     |  |
| Dry heat                      | IEC 68-2.2<br>Bb test     | +70° C 72 h                                                         | +70° C 72 h                                                         | +55° C 16 h                                                                           |  |
| Change of temperature         | IEC 68-2.14<br>Na/Nb test |                                                                     | -40° / +30° C 5 cycles<br>t1 = 3 h                                  | -20° / +30° C (GSM900) 3 cycles<br>-10° / +30° C (GSM1800/1900):<br>3 cycles t1 = 3 h |  |
| Damp heat<br>cyclic           | IEC 68-2.30<br>Db test    | +30° C 2 cycles<br>90% - 100% RH<br>variant 1                       | +40° C 2 cycles<br>90% - 100% RH<br>variant 1                       | +40° C 2 cycles<br>90% - 100% RH<br>variant 1                                         |  |
| Damp heat                     | IEC 68-2.56<br>Cb test    | +30° C 4 days                                                       | +40° C 4 days                                                       | +40° C 4 days                                                                         |  |
| Sinusoidal vibration          | IEC 68-2.6<br>Fc test     | 5 - 62 Hz : 5 mm / s<br>62 - 200Hz : 2 m / s2<br>3 x 5 sweep cycles |                                                                     |                                                                                       |  |
| Random vibration<br>wide band | IEC 68-3.36<br>Fdb test   |                                                                     | 5 - 20 Hz : 0.96 m2 / s3<br>20 - 500Hz : - 3 dB / oct<br>3 x 10 min | 10 -12 Hz : 0.96 m2 / s3<br>12 - 150Hz : - 3 dB / oct<br>3 x 30 min                   |  |

Figure 16: Q24 Classic, Q24 Plus and Q24 Extended Environmental classes

For more details, refer to the document "Environmental Control Plan" for Wireless CPU® Q24 Series [9].

#### Electro-Static Discharge (ESD):

According to the **EN 61000-4-2** standard, the maximum ESD level supported by the Wireless CPU $^{\circ}$  series on contact discharges is  $\pm 1$  kV on the 60-pin connector,  $\pm 2$  kV on the antenna connector, and  $\pm 4$  kV on the SIM Card holder.

Page: 71 / 83



# Wireless CPU® Q24 Series Environmental Specifications

For the Wireless CPU® Q24 Automotive, environmental qualification applied is defined in table below:

| Test Designation                      | Standards         | Definition / Severities                                                                                                                                                                   |
|---------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Resistance to Heat                    | IEC 60068-2-2     | Temperature: +85°C<br>Duration: 504 h                                                                                                                                                     |
| Resistance to cold test               | IEC 60068-2-30 Db | Storage temperature: -40±2°C<br>Storage time: 72 h                                                                                                                                        |
| Cooking Test                          | -                 | Temperature: +70 ±2°C<br>Duration: 100 days                                                                                                                                               |
| Damp heat test                        | IEC 60068-2-3     | Storage temperature: +40±2°C<br>Storage humidity: 95±3%<br>Storage time: 21 days                                                                                                          |
| Damp heat cycle test                  | IEC 60068-2-30 Db | Upper temperature: +55±2°C<br>Number of cycles: 10                                                                                                                                        |
| Temperature change                    | IEC 60068-2-14 Nb | Low temperature: -40°±2°C<br>High temperature: +85±2°C<br>Total duration: 11 days                                                                                                         |
| Thermal Shock                         | IEC 60068-2-14    | Low temperature: -40°±2°C<br>High temperature: +85±2°C<br>Total duration: 200 hours                                                                                                       |
| Resistance<br>to sinusoidal vibration | IEC 60068-2-6 Fc  | [10 Hz to 16 Hz]: ±5 mm (peak)<br>[16 Hz to 62 Hz]: 5 g (peak)<br>[62 Hz to 200Hz]: 3g (peak)<br>[200 Hz to 1000 Hz] 1g (peak)<br>Test duration: 20 cycles<br>Sweep directions: X / Y / Z |
| Resistance<br>to random vibration     | IEC 60068-2-64    | Frequency range: 10 Hz - 2000 Hz Spectrum level: 0.1 g2/Hz at 10 Hz 0.01 g2/Hz at 250 Hz 0.0005 g2/Hz at 1000 Hz 0.0005 g2/Hz at 2000 Hz Duration: 16 h Vibration axis: X / Y / Z         |
| Resistance<br>to mechanical shock     | IEC 68-2-27       | Peak acceleration: 30g / 100g / 200g<br>Direction: ±X, ±Y, ±Z                                                                                                                             |
| ESD Test                              | IEC 1000-4-2      | 1 kV contact discharge on 60-pin<br>connector<br>2 kV contact discharge on RF<br>connector<br>4kV contact discharge on SIM<br>interface                                                   |

Figure 17: Q24 Automotive environmental classes

For more details, refer to the document:

## Wavecom<sup>®</sup>©Confidential

Page: 72 / 83

<sup>&</sup>quot;Automotive Environmental Control Plan" for Wireless CPU® Q24 Series [8].



## Wireless CPU® Q24 Series Environmental Specifications

## 5.2 Reflow Soldering

The Wireless CPU® Q24 Series do not support any reflow soldering.

## 5.3 Conformance with ATEX 94/9/CE Directive

To evaluate the conformity of the final product with ATEX 94/9/CE directive the following datas must be taken into account:

Sum of all capacitors : 93μF
 Sum of all inductances : 11μH

## **5.4 Mechanical Specifications**

## **5.4.1 Physical Characteristics**

The Wireless CPU® Q24NG sub-series have a complete self-contained shield.

Dimensions : 58.4 x 32.2 x 3.9 mm external dimensions

(excluding shielding pins)

Weight : <11 g (12g for Q24 Automotive)</li>

## **5.4.2 Mechanical Drawings**

The following page gives the mechanical specifications of the Wireless CPU<sup>®</sup> Q24 Series.

Figure 18: Mechanical drawing.

(see following page)





Wireless CPU® Q24 Series Connector and Peripheral Device References

## 6 Connector and Peripheral Device References

## **6.1 General Purpose Connector Data Sheet**

The GPC is a 60-pin connector with 0.5mm pitch from the KYOCERA / AVX group, with the following reference:

• 14 5087 060 930 861 or 19 5087 060 930 861.

The matting connector has the following reference:

• 24 5087 060 X00 861.

The stacking height is 3.0 mm.

More information is available from <a href="http://www.avxcorp.com">http://www.avxcorp.com</a>.

#### 6.2 SIM Card Reader

These SIM Card holder references may be used in customer application with Wireless CPU<sup>®</sup> Q24 version, not already equipped with a SIM Card holder.

- ITT CANNON CCM03 series (see <a href="http://www.ittcannon.com">http://www.ittcannon.com</a>)
- AMPHENOL C707 series (see <a href="http://www.amphenol.com">http://www.amphenol.com</a>)
- JAE (see <a href="http://www.jae.com">http://www.jae.com</a>)

Drawer type:

MOLEX 99228-0002 (connector) / MOLEX 91236-0002 (holder) (see <a href="http://www.molex.com">http://www.molex.com</a>)

## 6.3 Microphone

Potential suppliers:

- HOSIDEN
- PANASONIC
- PEIKER

#### 6.4 Speaker

Potential suppliers:

- SANYO
- HOSIDEN
- PRIMO
- PHILIPS

**Wavecom**®Confidential

Page: 75 / 83



#### Connector and Peripheral Device References

#### 6.5 Antenna Cable

The following cable reference has been certified for mounting on the Wireless CPU<sup>®</sup> Q24 Series:

RG178

#### 6.6 RF board-to-board Connector

The supplier for the IMP connector is Radiall (<a href="http://www.radiall.com">http://www.radiall.com</a>) with the following references:

- R107 064 900.
- R107 064 920.

The supplier for the MMS connector is Radiall (http://www.radiall.com)

## 6.7 GSM Antenna

GSM antenna and support for antenna adaptation may be obtained from the manufacturers such as:

- ALLGON (<a href="http://www.allgon.com">http://www.allgon.com</a>)
- HIRSCHMANN (http://www.hirschmann.com)



Wireless CPU® Q24 Series
Appendix

# 7 Appendix

## 7.1 Standards and Recommendations

GSM ETSI, 3GPP, GCF, and NAPRD.03 recommendations for Phase II.

| Specification Reference                      | Title                                                                                                                                                                                                             |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3GPP TS 45.005 v5.5.0<br>(2002-08) Release 5 | Technical Specification Group GSM/EDGE. Radio Access Network; Radio transmission and reception                                                                                                                    |
| GSM 02.07 V8.0.0<br>(1999-07)                | Digital cellular telecommunications system (Phase 2+);<br>Mobile Stations (MS) features (GSM 02.07 version<br>8.0.0 Release 1999)                                                                                 |
| GSM 02.60 V8.1.0<br>(1999-07)                | Digital cellular telecommunications system (Phase 2+);<br>General Packet Radio Service (GPRS); Service<br>description, Stage 1 (GSM 02.60 version 8.1.0 Release<br>1999)                                          |
| GSM 03.60 V7.9.0<br>(2002-09)                | Technical Specification Group Services and System Aspects; Digital cellular telecommunications system (Phase 2+); General Packet Radio Service (GPRS); Service description; Stage 2 (Release 1998)                |
| 3GPP TS 43.064 V5.0.0<br>(2002-04)           | Technical Specification Group GERAN; Digital cellular telecommunications system (Phase 2+); General Packet Radio Service (GPRS); Overall description of the GPRS radio interface; Stage 2 (Release 5)             |
| 3GPP TS 03.22 V8.7.0<br>(2002-08)            | Technical Specification Group GSM/EDGE. Radio<br>Access Network; Functions related to Mobile Station<br>(MS) in idle mode and group receive mode; (Release<br>1999)                                               |
| 3GPP TS 03.40 V7.5.0<br>(2001-12)            | Technical Specification Group Terminals; Technical realization of the Short Message Service (SMS) (Release 1998)                                                                                                  |
| 3GPP TS 03.41 V7.4.0<br>(2000-09)            | Technical Specification Group Terminals; Technical realization of Cell Broadcast Service (CBS) (Release 1998)                                                                                                     |
| ETSI EN 300 903 V8.1.1<br>(2000-11)          | Digital cellular telecommunications system (Phase 2+);<br>Transmission planning aspects of the speech service in<br>the GSM<br>Public Land Mobile Network (PLMN) system (GSM<br>03.50 version 8.1.1 Release 1999) |
| 3GPP TS 04.06 V8.2.1<br>(2002-05)            | Technical Specification Group GSM/EDGE Radio<br>Access Network; Mobile Station - Base Station System<br>(MS - BSS) interface; Data Link (DL) layer specification<br>(Release 1999)                                |

Page: 77 / 83



## **Appendix**

| Specification Reference            | Title                                                                                                                                                                                               |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3GPP TS 04.08 V7.18.0<br>(2002-09) | Technical Specification Group Core Network;<br>Digital cellular telecommunications system (Phase 2+);<br>Mobile radio interface layer 3 specification (Release<br>1998)                             |
| 3GPP TS 04.10 V7.1.0<br>(2001-12)  | Technical Specification Group Core Networks;<br>Mobile radio interface layer 3 Supplementary services<br>specification; General aspects (Release 1998)                                              |
| 3GPP TS 04.11 V7.1.0<br>(2000-09)  | Technical Specification Group Core Network; Digital cellular telecommunications system (Phase 2+); Point-to-Point (PP) Short Message Service (SMS) support on mobile radio interface (Release 1998) |
| 3GPP TS 45.005 v5.5.0 (2002-08)    | Technical Specification Group GSM/EDGE. Radio<br>Access Network; Radio transmission and reception<br>(Release 5)                                                                                    |
| 3GPP TS 45.008 V5.8.0<br>(2002-08) | Technical Specification Group GSM/EDGE<br>Radio Access Network; Radio subsystem link control<br>(Release 5)                                                                                         |
| 3GPP TS 45.010 V5.1.0<br>(2002-08) | Technical Specification Group GSM/EDGE<br>Radio Access Network; Radio subsystem<br>synchronization (Release 5)                                                                                      |
| 3GPP TS 46.010 V5.0.0<br>(2002-06) | Technical Specification Group Services and System Aspects; Full rate speech; Transcoding (Release 5)                                                                                                |
| 3GPP TS 46.011 V5.0.0<br>(2002-06) | Technical Specification Group Services and System Aspects; Full rate speech; Substitution and muting of lost frames for full rate speech channels (Release 5)                                       |
| 3GPP TS 46.012 V5.0.0<br>(2002-06) | Technical Specification Group Services and System Aspects; Full rate speech; Comfort noise aspect for full rate speech traffic channels (Release 5)                                                 |
| 3GPP TS 46.031 V5.0.0<br>(2002-06) | Technical Specification Group Services and System Aspects;<br>Full rate speech; Discontinuous Transmission (DTX) for full rate speech traffic channels (Release 5)                                  |
| 3GPP TS 46.032 V5.0.0<br>(2002-06) | Technical Specification Group Services and System Aspects; Full rate speech; Voice Activity Detector (VAD) for full rate speech traffic channels (Release 5)                                        |
| TS 100 913V8.0.0<br>(1999-08)      | Digital cellular telecommunications system (Phase 2+);<br>General on Terminal Adaptation Functions (TAF) for<br>Mobile Stations (MS) (GSM 07.01 version 8.0.0<br>Release 1999)                      |



## **Appendix**

| Specification Reference              | Title                                                                                                                                                                                                                                                                                           |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GSM 09.07 V8.0.0<br>(1999-08)        | Digital cellular telecommunications system (Phase 2+);<br>General requirements on inter-working between the<br>Public Land Mobile Network (PLMN) and the<br>Integrated Services Digital Network (ISDN) or Public<br>Switched Telephone Network (PSTN) (GSM 09.07<br>version 8.0.0 Release 1999) |
| 3GPP TS 51.010-1 v7.3.1<br>(2006-10) | Technical Specification Group GSM/EDGE; Radio Access Network; Digital cellular telecommunications system (Phase 2+); Mobile Station (MS) conformance specification; Part 1: Conformance specification (Release 7)                                                                               |
| 3GPP TS 51.011 V5.0.0<br>(2001-12)   | Technical Specification Group Terminals; Specification of the Subscriber Identity Module - Mobile Equipment (SIM - ME) interface (Release 5)                                                                                                                                                    |
| ETS 300 641<br>(1998-03)             | Digital cellular telecommunications system (Phase 2);<br>Specification of the 3 Volt Subscriber Identity Module -<br>Mobile Equipment (SIM-ME) interface<br>(GSM 11.12 version 4.3.1)                                                                                                           |
| GCF-CC V3.23.1<br>(2006-07)          | Global Certification Forum – Certification criteria                                                                                                                                                                                                                                             |
| NAPRD03 v3.8.1<br>(2006-08)          | North America Permanent<br>Reference Document for PTCRB tests                                                                                                                                                                                                                                   |

The Wireless CPU<sup>®</sup> Quik Q24 series connected to a development kit board application is certified to be in accordance with the following Rules and Regulations of the Federal Communications Commission (FCC).

Power listed on the Gant is conducted for Part 22 and conducted for Part 24.

This device contains EGSM/GPRS Class 10 functions in the 900 and 1800MHz Band, which are not operational in U.S. Territories.

This device can be used only for mobile and fixed applications. The antenna(s) used for this transmitter must be installed at a distance of minimum 20 cm from all persons and must not be co-located or operated with any other antenna or transmitter.

Users and installers must be provided with antenna installation instructions and transmitter operating conditions for satisfying RF exposure compliance.

Antennas used for this OEM module must not exceed 1.4 dBi gain for GSM 850 MHz and 7 dBi for GSM 1900 MHz for fixed operating configurations. For mobile operations the gain must not exceed 1.4 dBi for GSM 850 MHz and 3dBi for GSM 1900 MHz. This device is approved as a module to be installed in other devices.

Installed in portable devices, the RF exposure condition requires a separate mandatory equipment authorization for the final device.



#### **Appendix**

The license module will have a FCC ID label on the module itself. The FCC ID label must be visible through a window or it must be visible when an access panel, door or cover is easily removed.

If not, a second label must be placed on the outside of the device that contains one of the following texts:

FCC ID: O9EQ24CL001
FCC ID: O9EQ24CL003
FCC ID: O9EQ24PL001
FCC ID: O9EQ24PL003
FCC ID: O9EQ24PL005
FCC ID: O9EQ24PL006
FCC ID: O9EQ24AU001
FCC ID: O9EQ24AU002

FCC ID: 09EQ24EX001

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- This device may not cause harmful interference.
- This device must accept any interference received, including interference that may cause undesired operation.



Wireless CPU® Q24 Series
Appendix

## 7.2 Safety Recommendations (for Information only)

#### **IMPORTANT**

FOR THE EFFICIENT AND SAFE OPERATION OF
YOUR GSM APPLICATION BASED ON Wireless CPU® Q24 Series
PLEASE READ THIS INFORMATION CAREFULLY

## 7.2.1 RF safety

#### 7.2.1.1 General

Your GSM terminal is based on the GSM standard for cellular technology. The GSM standard is spread all over the world. It covers Europe, Asia and some parts of America and Africa. This is the most used telecommunication standard.

Your GSM terminal is actually a low power radio transmitter and receiver. It sends out as well as receives radio frequency energy. When you use your GSM application, the cellular system which handles your calls controls both the radio frequency and the power level of your cellular modem.

#### 7.2.1.2 Exposure to RF Energy

There has been some public concern on possible health effects of using GSM terminals. Although research on health effects from RF energy has focused on the current RF technology for many years, scientists have begun research regarding newer radio technologies, such as GSM. After existing research had been reviewed, and after compliance to all applicable safety standards had been tested, it has been concluded that the product was safe to use.

If you are concerned about exposure to RF energy, there are things you can do to minimize the exposure. Obviously, limiting the duration of your calls will reduce your exposure to RF energy. In addition, you can reduce RF exposure by operating your cellular terminal efficiently by following the guidelines given in the sections below.

## 7.2.1.3 Efficient Terminal Operation

For your GSM terminal to operate at the lowest power level, consistent with satisfactory call quality:

- If your terminal has an extendable antenna, extend it fully. Some models allow you to place a call with the antenna retracted. However your GSM terminal operates more efficiently with the antenna when it is fully extended.
- Do not hold the antenna when the terminal is « IN USE ». Holding the antenna affects call quality and may cause the modem to operate at a higher power level than needed.



**Appendix** 

#### 7.2.1.4 Antenna Care and Replacement

- Do not use the GSM terminal with a damaged antenna. If a damaged antenna comes into contact with the skin, a minor burn may result. Replace the damaged antenna immediately. You may repair antenna to yourself by following the instruction manual provided to you. If so, use only a manufacturer-approved antenna. Otherwise, have your antenna repaired by a qualified technician.
- Buy or replace the antenna only from the approved suppliers list. Using of unauthorized antennas, modifications or attachments could damage the terminal and may violate local RF emission regulations or invalidate type approval.

#### 7.2.2 General safety

#### **7.2.2.1** Driving

Check with the laws and regulations regarding the use of cellular devices in the area where you have to drive, as you always have to comply with them. When using your GSM terminal while driving, please:

- · give full attention to driving,
- pull-off the road and park before making or answering a call, if driving conditions so require.

#### 7.2.2.2 Electronic Devices

Most electronic equipments, for example in hospitals and motor vehicles are shielded from RF energy. However, RF energy may affect some improperly shielded electronic equipment.

#### 7.2.2.3 Vehicle Electronic Equipment

Check with your vehicle manufacturer/representative to determine if any on-board electronic equipment is adequately shielded from RF energy.

#### 7.2.2.4 Medical Electronic Equipment

Consult the manufacturer of any personal medical devices (such as pacemakers, hearing aids, etc) to determine if they are adequately shielded from external RF energy.

Turn your terminal **OFF** in health care facilities when any regulations posted in the area instruct you to do so. Hospitals or health care facilities may be using RF monitoring equipment.

## **7.2.2.5** Aircraft

Turn your terminal OFF before boarding any aircraft.

- Use it on the ground only with crew permission.
- · Do not use it in the air.

#### Wavecom<sup>®</sup>©Confidential

Page: 82 / 83



#### **Appendix**

To prevent possible interference with aircraft systems, Federal Aviation Administration (FAA) regulations require you should have prior permission from crew members, to use your terminal while the aircraft is on the ground. In order to prevent interference with cellular systems, local RF regulations prohibit using your modem while airborne.

#### 7.2.2.6 Children

Do not allow children to play with your GSM terminal. It is not a toy. Children could hurt themselves or others (by poking themselves or others in the eye with the antenna, for example). Children could damage the modem, or make calls that increase your modem bills.

#### 7.2.2.7 Blasting Areas

To avoid interfering with blasting operations, turn your unit **OFF** when you are in a « blasting area » or in areas posted: « turn off two-way radio ». Construction crew often uses remote control RF devices to set off explosives.

#### 7.2.2.8 Potentially Explosive Atmospheres

Turn your terminal **OFF** in any area with a potentially explosive atmosphere. Though it is rare, but your modem or its accessories could generate sparks. Sparks in such areas could cause an explosion or fire resulting in bodily injuries or even death.

Areas with a potentially explosive atmosphere are often, but not always, clearly marked. They include fuelling areas such as petrol stations; below decks on boats; fuel or chemical transfer or storage facilities; and areas where the air contains chemicals or particles, such as grain, dust, or metal powders.

Do not transport or store flammable gas, liquid, or explosives, in the compartment of your vehicle, which contains your terminal or accessories.

Before using your terminal in a vehicle powered by liquefied petroleum gas (such as propane or butane), ensure that the vehicle complies with the relevant fire and safety regulations of the country in which the vehicle is used.





WAVECOM S.A. - 3 esplanade du Foncet - 92442 Issy-les-Moulineaux Cedex - France - Tel: +33(0)1 46 29 08 00 - Fax: +33(0)1 46 29 08 00 8 Wavecom, Inc. - 4810 Eastgate Mall - Second Floor - San Diego, CA 92121 - USA - Tel: +1 858 352 0101 - Fax: +1 858 558 5485 WAVECOM Asia Pacific Ltd. - Unit 201-207, Znd Floor, Bio-Informatics Centre - No.2 Science Park West Avenue - Hong Kong Science Park, Shatin - New Territories, Hong Kong