SCES288C - OCTOBER 1999 - REVISED JULY 2001

DGG OR DGV PACKAGE

- Member of Texas Instruments' Widebus™ **Family**
- **UBT™ Transceiver Combines D-Type** Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, and Clock-Enabled Modes
- **TI-OPC™ Circuitry Limits Ringing on Unevenly Loaded Backplanes**
- **OEC™** Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
- **Bidirectional Interface Between GTLP** Signal Levels and LVTTL Logic Levels
- LVTTL Interfaces Are 5-V Tolerant
- **Medium-Drive GTLP Outputs (50 mA)**
- LVTTL Outputs (-24 mA/24 mA)
- **GTLP Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal** Integrity in Distributed Loads
- Ioff, Power-Up 3-State, and BIAS VCC **Support Live Insertion**
- **Bus Hold on A-Port Data Inputs**
- Distributed V<sub>CC</sub> and GND Pins Minimize **High-Speed Switching Noise**
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- **ESD Protection Exceeds JESD 22** 
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

#### (TOP VIEW) OF AB 56 T CEAB LEAB 2 55 CLKAB A1 **∏**3 54**∏** B1 GND 4 53 GND A2 🛮 5 52**∏** B2 A3 🛮 6 51 B3 50 BIAS V<sub>CC</sub> V<sub>CC</sub> **□**7 A4 ∏8 49**∏** B4 A5 🛮 9 48 🛮 B5 A6 🛮 10 47 ∏ B6 GND [ 46 GND 11 45 B7 А7 П 12 A8 🛮 13 44**∏** B8 43 B9 A9 14 A10 15 42 B10 A11 16 41 **∏** B11 A12 ∏17 40 **∏** B12 GND [ 18 39 GND A13 **∏**19 38**∏** B13 37 B14 A14 1 20 A15 **1**21 36 **∏** B15 35 🛮 V<sub>REF</sub> V<sub>CC</sub> **□**22 A16 **1**23 34 🛮 B16 A17 🛮 24 33 B17 GND ∏25 32 **∏** GND A18 26 31 **∏** B18 OEBA 27 30 CLKBA 29 CEBA LEBA 28

## description

The SN74GTLPH16912 is a medium-drive, 18-bit UBT™ transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It allows for transparent, latched, clocked, and clock-enabled modes of data transfer. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard TTL or LVTTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC™ circuitry, and TI-OPC™ circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19  $\Omega$ .

GTLP is the Texas Instruments (TI™) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH16912 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL ( $V_{TT}$  = 1.2 V and  $V_{RFF}$  = 0.8 V) or GTLP  $(V_{TT} = 1.5 \text{ V and } V_{REF} = 1 \text{ V}) \text{ signal levels.}$ 



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

OEC, TI, TI-OPC, UBT, and Widebus are trademarks of Texas Instruments.



SCES288C - OCTOBER 1999 - REVISED JULY 2001

## description (continued)

Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. V<sub>RFF</sub> is the B-port differential input reference voltage.

This device is fully specified for live-insertion applications using loff, power-up 3-state, and BIAS V<sub>CC</sub>. The loff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS V<sub>CC</sub> circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability.

This GTLP device features TI-OPC circuitry, which actively limits overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies.

Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

When  $V_{CC}$  is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable  $(\overline{OE})$  input should be tied to  $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### ORDERING INFORMATION

| TA            | PACKAGE <sup>†</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|----------------------|---------------|--------------------------|---------------------|
| -40°C to 85°C | TSSOP – DGG          | Tape and reel | SN74GTLPH16912GR         | GTLPH16912          |
| -40 C to 65 C | TVSOP – DGV          | Tape and reel | SN74GTLPH16912VR         | GL912               |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



## functional description

The SN74GTLPH16912 is a medium-drive (50 mA), 18-bit UBT transceiver containing D-type latches and D-type flip-flops for data-path operation in transparent, latched, clocked, or clock-enabled modes and can replace any of the functions shown in Table 1. Data polarity is noninverting.

Table 1. SN74GTLPH16912 UBT Transceiver Replacement Functions

| FUNCTION                                 | 8 BIT             | 9 BIT       | 10 BIT      | 16 BIT                 | 18 BIT         |
|------------------------------------------|-------------------|-------------|-------------|------------------------|----------------|
| Transceiver                              | '245, '623, '645  | '863        | '861        | '16245, '16623         | '16863         |
| Buffer/driver                            | '241, '244, '541  |             | '827        | '16241, '16244, '16541 | '16825         |
| Latched transceiver                      | '543              |             |             | '16543                 | '16472         |
| Latch                                    | '373, '573        | '843        | '841        | '16373                 | '16843         |
| Registered transceiver                   | '646, '652        |             |             | '16646, '16652         | '16474         |
| Flip-flop                                | '374, '574        |             | '821        | '16374                 |                |
| Standard UBT                             |                   |             |             |                        | '16500, '16501 |
| Universal bus driver                     |                   |             |             |                        | '16835         |
| Registered transceiver with clock enable | '2952             |             |             | '16470, '16952         |                |
| Flip-flop with clock enable              | '377              | '823        |             |                        | '16823         |
| Standard UBT with clock enable           |                   |             |             |                        | '16600, '16601 |
| SN74GTLPH                                | 16912 UBT transce | iver replac | ces all abo | ve functions           | -              |

Data flow in each direction is controlled by clock enables ( $\overline{CEAB}$  and  $\overline{CEBA}$ ), latch enables (LEAB and LEBA), clock (CLKAB and CLKBA), and output enables ( $\overline{OEAB}$  and  $\overline{OEBA}$ ).  $\overline{CEAB}$  and  $\overline{OEBA}$  and  $\overline{OEBA}$ 

For A-to-B data flow, when  $\overline{\text{CEAB}}$  is low, the device operates on the low-to-high transition of CLKAB for the flip-flop and on the high-to-low transition of LEAB for the latch path, i.e., if  $\overline{\text{CEAB}}$  and LEAB are low, the A data is latched, regardless of the state of CLKAB (high or low). If LEAB is high, the device is in transparent mode. When  $\overline{\text{OEAB}}$  is low, the outputs are active. When  $\overline{\text{OEAB}}$  is high, the outputs are in the high-impedance state.

The data flow for B to A is similar to that of A to B, except CEBA, OEBA, LEBA, and CLKBA are used.

#### **FUNCTION TABLE**†

|      | INPUTS |      |            | OUTPUT | MODE                                 |                           |
|------|--------|------|------------|--------|--------------------------------------|---------------------------|
| CEAB | OEAB   | LEAB | CLKAB      | Α      | В                                    | MODE                      |
| Х    | Н      | Х    | Х          | Х      | Z                                    | Isolation                 |
| L    | L      | L    | Н          | Х      | В <sub>0</sub> ‡<br>В <sub>0</sub> § | Latabad ataraga of A data |
| L    | L      | L    | L          | Χ      | В <sub>0</sub> §                     | Latched storage of A data |
| Х    | L      | Н    | Х          | L      | L                                    | True transparent          |
| Х    | L      | Н    | Χ          | Н      | Н                                    | True transparent          |
| L    | L      | L    | <b>↑</b>   | L      | L                                    | Clasked storage of A data |
| L    | L      | L    | $\uparrow$ | Н      | Н                                    | Clocked storage of A data |
| Н    | L      | L    | Х          | Χ      | B₀§                                  | Clock inhibit             |

<sup>†</sup> A-to-B data flow is shown. B-to-A data flow is similar, but uses  $\overline{\text{CEBA}}$ ,  $\overline{\text{OEBA}}$ , LEBA, and CLKBA. The condition when  $\overline{\text{OEAB}}$  and  $\overline{\text{OEBA}}$  are both low at the same time is not recommended.



<sup>&</sup>lt;sup>‡</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was high before LEAB went low

<sup>§</sup> Output level before the indicated steady-state input conditions were established

# logic diagram (positive logic)





SCES288C - OCTOBER 1999 - REVISED JULY 2001

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub> and BIAS V <sub>CC</sub>                   | –0.5 V to 4.6 V |
|----------------------------------------------------------------------------------|-----------------|
| Input voltage range, V <sub>I</sub> (see Note 1): A-port and control inputs      |                 |
| B port and V <sub>REF</sub>                                                      | –0.5 V to 4.6 V |
| Voltage range applied to any output in the high-impedance or power-off state, VO |                 |
| (see Note 1): A port                                                             | –0.5 V to 7 V   |
| B port                                                                           | –0.5 V to 4.6 V |
| Current into any output in the low state, IO: A port                             | 48 mA           |
| B port                                                                           |                 |
| Current into any A port output in the high state, I <sub>O</sub> (see Note 2)    | 48 mA           |
| Continuous current through each V <sub>CC</sub> or GND                           | ±100 mA         |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                                      |                 |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                       |                 |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package             | 64°C/W          |
| DGV package                                                                      | 48°C/W          |
| Storage temperature range, T <sub>stg</sub>                                      |                 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

- 2. This current flows only when the output is in the high state and  $V_O > V_{CC}$ .
- 3. The package thermal impedance is calculated in accordance with JESD 51-7.



SCES288C - OCTOBER 1999 - REVISED JULY 2001

## recommended operating conditions (see Notes 4 through 7)

|                                           |                                    |                 | MIN                    | NOM | MAX                    | UNIT |
|-------------------------------------------|------------------------------------|-----------------|------------------------|-----|------------------------|------|
| V <sub>CC</sub> ,<br>BIAS V <sub>CC</sub> | Supply voltage                     |                 | 3.15                   | 3.3 | 3.45                   | V    |
| \/                                        | Towningtion voltage                | GTL             | 1.14                   | 1.2 | 1.26                   | V    |
| VTT                                       | Termination voltage                | GTLP            | 1.35                   | 1.5 | 1.65                   | V    |
| \/                                        | Poforance voltage                  | GTL             | 0.74                   | 0.8 | 0.87                   | V    |
| VREF                                      | Reference voltage                  | GTLP            | 0.87                   | 1   | 1.1                    | V    |
| ٧.                                        | Input voltogo                      | B port          |                        |     | $V_{TT}$               | V    |
| VI                                        | Input voltage                      | Except B port   |                        | Vcc | 5.5                    | V    |
| \/                                        | High-level input voltage           | B port          | V <sub>REF</sub> +0.05 |     |                        | V    |
| VIH                                       |                                    | Except B port   | 2                      |     |                        | V    |
| \/                                        | Low level input voltage            | B port          |                        |     | V <sub>REF</sub> -0.05 | V    |
| VIL                                       | Low-level input voltage            | Except B port   |                        |     | 0.8                    | V    |
| ΙΙΚ                                       | Input clamp current                |                 |                        |     | -18                    | mA   |
| loh                                       | High-level output current          | A port          |                        |     | -24                    | mA   |
| 1                                         | Lavida and automate anima at       | A port          |                        |     | 24                     | A    |
| IOL                                       | Low-level output current           | B port          |                        |     | 50                     | mA   |
| Δt/Δν                                     | Input transition rise or fall rate | Outputs enabled |                        |     | 10                     | ns/V |
| Δt/ΔV <sub>CC</sub>                       | Power-up ramp rate                 |                 | 20                     |     |                        | μs/V |
| TA                                        | Operating free-air temperature     |                 | -40                    |     | 85                     | °C   |

NOTES: 4. All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

- 5. Proper connection sequence for use of the B-port I/O precharge feature is GND and BIAS V<sub>CC</sub> = 3.3 V first, I/O second, and V<sub>CC</sub> = 3.3 V last, because the BIAS V<sub>CC</sub> precharge circuitry is disabled when any V<sub>CC</sub> pin is connected. The control and V<sub>REF</sub> inputs can be connected anytime, but normally are connected during the I/O stage. If B-port precharge is not required, any connection sequence is acceptable, but generally, GND is connected first.
- 6. V<sub>TT</sub> and R<sub>TT</sub> can be adjusted to accommodate backplane impedances if the dc recommended I<sub>OL</sub> ratings are not exceeded.
- 7. VREF can be adjusted to optimize noise margins, but normally is two-thirds VTT. TI-OPC circuitry is enabled in the A-to-B direction and is activated when VTT > 0.7 V above VREF. If operated in the A-to-B direction, VREF should be set to within 0.6 V of VTT to minimize current drain.



# electrical characteristics over recommended operating free-air temperature range for GTLP (unless otherwise noted)

| PARAMETER           |                | TEST CONDITIONS                                                                                     |                                       | MIN                  | TYP† | MAX  | UNIT |
|---------------------|----------------|-----------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|------|------|------|
| VIK                 |                | V <sub>CC</sub> = 3.15 V,                                                                           | I <sub>I</sub> = −18 mA               |                      |      | -1.2 | V    |
|                     |                | V <sub>CC</sub> = 3.15 V to 3.45 V,                                                                 | I <sub>OH</sub> = -100 μA             | V <sub>CC</sub> -0.2 | -    |      |      |
| Vон                 | A port         | V 0.45.V                                                                                            | I <sub>OH</sub> = -12 mA              | 2.4                  |      |      | V    |
|                     |                | V <sub>CC</sub> = 3.15 V                                                                            | I <sub>OH</sub> = -24 mA              | 2                    |      |      |      |
|                     |                | $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$                                                       | I <sub>OL</sub> = 100 μA              |                      |      | 0.2  |      |
|                     | A port         | V 245 V                                                                                             | I <sub>OL</sub> = 12 mA               |                      |      | 0.4  |      |
|                     |                | V <sub>CC</sub> = 3.15 V                                                                            | $I_{OL} = 24 \text{ mA}$              |                      |      | 0.5  |      |
| $V_{OL}$            |                | $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$                                                       | I <sub>OL</sub> = 100 μA              |                      |      | 0.2  | V    |
|                     | B port         |                                                                                                     | $I_{OL} = 10 \text{ mA}$              |                      |      | 0.2  |      |
|                     | Броп           | V <sub>CC</sub> = 3.15 V                                                                            | $I_{OL} = 40 \text{ mA}$              |                      |      | 0.4  |      |
|                     |                |                                                                                                     | $I_{OL} = 50 \text{ mA}$              |                      |      | 0.55 |      |
|                     | A-port and     |                                                                                                     | $V_I = 0$ or $V_{CC}$                 |                      |      | ±10  |      |
| ı <sub>l</sub> ‡    | control inputs | V <sub>CC</sub> = 3.45 V                                                                            | V <sub>I</sub> = 5.5 V                |                      |      | ±20  | μΑ   |
|                     | B port         |                                                                                                     | $V_{I} = 0 \text{ to } 1.5 \text{ V}$ |                      |      | ±10  |      |
| I <sub>BHL</sub> §  | A port         | V <sub>CC</sub> = 3.15 V,                                                                           | V <sub>I</sub> = 0.8 V                | 75                   |      |      | μΑ   |
| I <sub>BHH</sub> ¶  | A port         | V <sub>CC</sub> = 3.15 V,                                                                           | V <sub>I</sub> = 2 V                  | -75                  |      |      | μΑ   |
| I <sub>BHLO</sub> # | A port         | $V_{CC} = 3.45 \text{ V},$                                                                          | $V_I = 0$ to $V_{CC}$                 | 500                  |      |      | μΑ   |
| Івнно               | A port         | V <sub>CC</sub> = 3.45 V,                                                                           | $V_I = 0$ to $V_{CC}$                 | -500                 |      |      | μΑ   |
|                     |                | $V_{CC} = 3.45 \text{ V}, I_{O} = 0,$                                                               | Outputs high                          |                      |      | 50   |      |
| ICC                 | A or B port    | $V_I$ (A-port or control input) = $V_{CC}$ or GND,                                                  | Outputs low                           |                      |      | 50   | mA   |
|                     |                | V <sub>I</sub> (B port) = V <sub>TT</sub> or GND                                                    | Outputs disabled                      |                      |      | 50   |      |
| ΔlCC≉               |                | $V_{CC}$ = 3.45 V, One A-port or control input at Other A-port or control inputs at $V_{CC}$ or GNI |                                       |                      |      | 1.5  | mA   |
| Ci                  | Control inputs | V <sub>I</sub> = 3.15 V or 0                                                                        |                                       |                      | 4    | 5.5  | pF   |
| C.                  | A port         | V <sub>O</sub> = 3.15 V or 0                                                                        |                                       |                      | 7    | 8.5  | pF   |
| C <sub>io</sub>     | B port         | V <sub>O</sub> = 1.5 V or 0                                                                         |                                       |                      | 8.5  | 9.5  | рг   |

 $<sup>\</sup>frac{1}{1}$  All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.

## hot-insertion specifications for A port over recommended operating free-air temperature range

| PARAMETER         | TEST CONDITIONS                         |                               |                               | MIN | MAX | UNIT |
|-------------------|-----------------------------------------|-------------------------------|-------------------------------|-----|-----|------|
| l <sub>off</sub>  | $V_{CC} = 0$ ,                          | BIAS $V_{CC} = 0$ ,           | $V_I$ or $V_O = 0$ to 5.5 $V$ |     | 10  | μΑ   |
| I <sub>OZPU</sub> | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | $V_0 = 0.5 \text{ V to 3 V},$ | <del>OE</del> = 0             |     | ±30 | μΑ   |
| I <sub>OZPD</sub> | $V_{CC} = 1.5 \text{ V to } 0,$         | $V_0 = 0.5 \text{ V to 3 V},$ | OE = 0                        |     | ±30 | μΑ   |

<sup>‡</sup> For I/O ports, the parameter I<sub>I</sub> includes the off-state output leakage current.

<sup>§</sup> The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub>max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub>max.

The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub>min. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to V<sub>CC</sub> and then lowering it to V<sub>IH</sub>min.

<sup>#</sup> An external driver must source at least IBHLO to switch this node from low to high.

An external driver must sink at least IBHHO to switch this node from high to low.

<sup>\*</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.

SCES288C - OCTOBER 1999 - REVISED JULY 2001

## live-insertion specifications for B port over recommended operating free-air temperature range

| PARAMETER        |                                         | TEST CONDITIONS                                    |                                                            | MIN  | MAX  | UNIT |
|------------------|-----------------------------------------|----------------------------------------------------|------------------------------------------------------------|------|------|------|
| l <sub>off</sub> | $V_{CC} = 0$ ,                          | BIAS $V_{CC} = 0$ ,                                | $V_I$ or $V_O = 0$ to 1.5 $V$                              |      | 10   | μΑ   |
| lozpu            | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | BIAS $V_{CC} = 0$ ,                                | $V_0 = 0.5 \text{ V to } 1.5 \text{ V}, \overline{OE} = 0$ |      | ±30  | μΑ   |
| IOZPD            | $V_{CC} = 1.5 \text{ V to } 0,$         | BIAS $V_{CC} = 0$ ,                                | $V_0 = 0.5 \text{ V to } 1.5 \text{ V}, \overline{OE} = 0$ |      | ±30  | μΑ   |
| Ica (BIAS Vac)   | V <sub>CC</sub> = 0 to 3.15 V           | DIAC Vac - 2 15 V to 2 45 V                        | \/a (P port) - 0 to 1.5 \/                                 | 5    |      | mA   |
| ICC (BIAS VCC)   | V <sub>CC</sub> = 3.15 V to 3.45 V      | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$ | $V_O$ (B port) = 0 to 1.5 V                                |      | 10   | μΑ   |
| VO               | $V_{CC} = 0$ ,                          | BIAS $V_{CC} = 3.3 \text{ V}$ ,                    | IO = 0                                                     | 0.95 | 1.05 | V    |
| IO               | $V_{CC} = 0$ ,                          | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$ | $V_O$ (B port) = 0.6 V                                     | -1   |      | μΑ   |

# timing requirements over recommended ranges of supply voltage and operating free-air temperature, $V_{TT}$ = 1.5 V and $V_{REF}$ = 1 V for GTLP (unless otherwise noted)

| •                  |                    |                            | MIN | MAX | UNIT |
|--------------------|--------------------|----------------------------|-----|-----|------|
| f <sub>clock</sub> | Clock frequency    |                            |     | 175 | MHz  |
|                    | Pulse duration     | LEAB or LEBA high          | 2.8 |     |      |
| t <sub>W</sub>     | uw i dise duration | CLKAB or CLKBA high or low | 2.8 |     | ns   |
|                    |                    | A before CLKAB↑            | 1.8 |     |      |
|                    |                    | B before CLKBA↑            | 1.5 |     |      |
| t <sub>SU</sub> Se | Cabus times        | A before LEAB↓             | 1   |     |      |
|                    | Setup time         | B before LEBA↓             | 2   |     | ns   |
|                    |                    | CEAB before CLKAB↑         | 1.5 |     |      |
|                    |                    | CEBA before CLKBA↑         | 1.4 |     |      |
|                    |                    | A after CLKAB↑             | 0.3 |     |      |
|                    |                    | B after CLKBA↑             | 0.4 |     |      |
|                    | Halden -           | A after LEAB↓              | 1.1 |     |      |
| th Hold time       | Hold time          | B after LEBA↓              | 0.4 |     | ns   |
|                    |                    | CEAB after CLKAB↑          | 1   |     |      |
|                    |                    | CEBA after CLKBA↑          | 1   |     |      |

SCES288C - OCTOBER 1999 - REVISED JULY 2001

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $V_{TT}$ = 1.5 V and $V_{REF}$ = 1 V for GTLP (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)              | TO<br>(OUTPUT)   | MIN | TYP | MAX | UNIT |
|------------------|------------------------------|------------------|-----|-----|-----|------|
| f <sub>max</sub> |                              |                  | 175 |     |     | MHz  |
| <sup>t</sup> PLH | A                            | В                | 2.1 |     | 6   | ns   |
| <sup>t</sup> PHL |                              | Б                | 2.1 |     | 6   | 110  |
| <sup>t</sup> PLH | LEAB                         | В                | 2.2 |     | 6.3 | 20   |
| <sup>t</sup> PHL | LEAB                         | Б                | 2.2 |     | 6.3 | ns   |
| <sup>t</sup> PLH | CLKAB                        | В                | 2.2 |     | 6.5 | ns   |
| <sup>t</sup> PHL | CLNAB                        | Б                | 2.2 |     | 6.5 | 115  |
| t <sub>en</sub>  | OFAR                         | В                | 2   |     | 6.5 | no   |
| t <sub>dis</sub> | OEAB                         | D                | 2   |     | 6.1 | ns   |
| t <sub>r</sub>   | Rise time, B outp            | uts (20% to 80%) |     | 2.4 |     | ns   |
| t <sub>f</sub>   | Fall time, B output          | uts (80% to 20%) |     | 2   |     | ns   |
| t <sub>PLH</sub> | В                            | А                | 1.8 |     | 5.8 | no   |
| t <sub>PHL</sub> | ]                            | ^                | 1.8 |     | 5.8 | ns   |
| tPLH             | LEBA                         | А                | 0.4 |     | 5.3 |      |
| <sup>t</sup> PHL | LEBA                         | A                | 0.4 |     | 5.3 | ns   |
| <sup>t</sup> PLH | CLKBA                        | _                | .6  |     | 5.6 |      |
| t <sub>PHL</sub> |                              | Α                | .6  |     | 5.7 | ns   |
| t <sub>en</sub>  | <del>-</del> <del>OEBA</del> | ۸                | 0.3 |     | 6.2 | no   |
| <sup>t</sup> dis | ) VEDA                       | А                | 0.3 |     | 5.9 | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\approx$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \approx 2$  ns.  $t_f \approx 2$  ns.
  - D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



### DISTRIBUTED-LOAD BACKPLANE SWITCHING CHARACTERISTICS

The preceding switching characteristics table shows the switching characteristics of the device into a lumped load (Figure 1). However, the designer's backplane application probably is a distributed load. The physical representation is shown in Figure 2. This backplane, or distributed load, can be approximated closely to a resistor inductance capacitance (RLC) circuit, as shown in Figure 3. This device has been designed for optimum performance in this RLC circuit. The following switching characteristics table shows the switching characteristics of the device into the RLC load, to help the designer better understand the performance of the GTLP device in this typical backplane. See www.ti.com/sc/gtlp for more information.



Figure 2. Medium-Drive Test Backplane

Figure 3. Medium-Drive RLC Network

switching characteristics over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT}$  = 1.5 V and  $V_{REF}$  = 1 V for GTLP (see Figure 3)

| PARAMETER        | FROM<br>(INPUT)                   | TO<br>(OUTPUT)   | түр† | UNIT |
|------------------|-----------------------------------|------------------|------|------|
| t <sub>PLH</sub> | А                                 | В                | 4.5  | 20   |
| tPHL             | ^                                 | В                | 4.5  | ns   |
| <sup>t</sup> PLH | LEAB                              | В                | 4.7  | ns   |
| <sup>t</sup> PHL |                                   | В                | 4.7  | 115  |
| <sup>t</sup> PLH | CLKAB                             | В                | 4.7  | ns   |
| <sup>t</sup> PHL | CERAB                             | В                | 4.7  | 115  |
| t <sub>en</sub>  | OFAR                              | В                | 4.8  | ns   |
| <sup>t</sup> dis | OEAB                              | В                | 4.4  | 115  |
| t <sub>r</sub>   | Rise time, B outputs (20% to 80%) |                  |      | ns   |
| t <sub>f</sub>   | Fall time, B outpu                | uts (80% to 20%) | 2.5  | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. All values are derived from TI-SPICE models.

## DGV (R-PDSO-G\*\*)

### **24 PINS SHOWN**

### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

## DGG (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated