### INTEGRATED CIRCUITS ## DATA SHEET # **TDA9151B**Programmable deflection controller Preliminary specification Supersedes data of June 1993 File under Integrated Circuits, IC02 July 1994 ### **Philips Semiconductors** **PHILIPS** #### **TDA9151B** #### **FEATURES** #### General - 6.75, 13.5 and 27 MHz clock frequency - · Few external components - · Synchronous logic - I<sup>2</sup>C-bus controlled - · Easy interfacing - · Low power - ESD protection - · Flash detection with restart - Two-level sandcastle pulse. #### **Vertical deflection** - 16-bit precision vertical scan - · Self adaptive or programmable fixed slope mode - · DC coupled deflection to prevent picture bounce - Programmable fixed compression to 75% - Programmable vertical expansion in the fixed slope mode - · S-correction can be preset - · S-correction setting independent of the field frequency - · Differential output for high DC stability - · Current source outputs for high EMC immunity - Programmable de-interlace phase. #### **East-West correction** - DC coupled EW correction to prevent picture bounce - 2nd and 4th order geometry correction can be preset - Trapezium correction - Geometry correction settings are independent of field frequency - Self adaptive Bult generator prevents ringing of the horizontal deflection - Current source output for high EMC immunity. #### Horizontal deflection - Phase 2 loop with low jitter - Internal loop filter - · Dual slicer horizontal flyback input - Soft start by I<sup>2</sup>C-bus - Over voltage protection/detection with selection and status bit. #### **EHT** correction - Input selection between aquadag or EHT bleeder - · Internal filter. #### **GENERAL DESCRIPTION** The TDA9151B is a programmable deflection controller contained in a 20-pin DIP package and constructed using BIMOS technology. This high performance synchronization and DC deflection processor has been especially designed for use in both digital and analog based TV receivers and monitors, and serves horizontal and vertical deflection functions for all TV standards. The TDA9151B uses a line-locked clock at 6.75, 13.5 or 27 MHz, depending on the line frequency and application, and requires only a few external components. The device can be programmed in a self-adaptive mode or in a programmable fixed slope mode. Selection of these modes and a large number of other functions is fully programmable via the I<sup>2</sup>C-bus. #### **ORDERING INFORMATION** | TYPE NUMBER | PACKAGE | | | CODE | | | |-------------|---------|--------------|----------|----------|--|--| | ITPE NUMBER | PINS | PIN POSITION | MATERIAL | CODE | | | | TDA9151B | 20 | DIP | plastic | SOT146-1 | | | July 1994 TDA9151B #### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------|------------|------------|-----------------|------| | V <sub>CC</sub> | supply voltage | | 7.2 | 8.0 | 8.8 | V | | Icc | supply current | f <sub>clk</sub> = 6.75 MHz | _ | 27 | _ | mA | | P <sub>tot</sub> | total power dissipation | | _ | 220 | - | mW | | T <sub>amb</sub> | operating ambient temperature | | 25 | - | +70 | °C | | Inputs | | | | | | | | V <sub>14</sub> | line-locked clock (LLC) logic level | | _ | TTL | _ | | | V <sub>13</sub> | horizontal sync (HA) logic level | | - | TTL | _ | 1 | | V <sub>12</sub> | vertical sync (V <sub>A</sub> ) logic level | | _ | TTL | - | 1 | | V <sub>5</sub> | line-locked clock select (LLCS)<br>logic level | note 1 | _ | CMOS 5 V | - | | | V <sub>18</sub> | serial clock (SCL) logic level | | - | CMOS 5 V | - | 1 | | V <sub>17</sub> | serial data input (SDA) logic level | | - | CMOS 5 V | _ | | | V <sub>1</sub> | horizontal flyback (HFB) phase | FBL = logic 0 | - | 3.9 | - | V | | | slicing level | FBL = logic 1 | _ | 1.3 | _ | V | | V <sub>1</sub> | horizontal flyback (HFB) blanking slicing level | | _ | 100 | _ | mV | | V <sub>3</sub> | over voltage protection (PROT) level | | _ | 3.9 | - | V | | V <sub>9</sub> | EHT flash detection level | | - | 1.5 | - | V | | Outputs | | | <b>4</b> . | | · | | | V <sub>20</sub> | horizontal output (HOUT) voltage (open drain) | l <sub>20</sub> = 10 mA | _ | - | 0.5 | V | | I <sub>11</sub> -I <sub>10(M)</sub> | vertical differential (VOUT <sub>A, B</sub> )<br>output current (peak value) | vertical amplitude = 100%;<br>$I_8 = -120 \mu A$ ; note 2 | 440 | 475 | 510 | μА | | V <sub>10,11</sub> | vertical output voltage | | 0 | | 3.9 | V | | I <sub>6(M)</sub> | EW (EWOUT) total output current (peak value) | I <sub>8</sub> = -120 μA | - | _ | 930 | μА | | V <sub>6</sub> | EW (EWOUT) output voltage | | 1.0 | _ | 5.5 | v | | SANDCASTLE | OUTPUT LEVELS (DSC) | | <b></b> | | | | | V <sub>2</sub> | base voltage level | | - | 0.5 | _ | Tv | | V <sub>2</sub> | horizontal and vertical blanking voltage level | | _ | 2.5 | _ | V | | V <sub>2</sub> | video clamping voltage level | | _ | 4.5 | - | V | | HORIZONTAL | OFF-CENTRE SHIFT (OFCS) | · | | | | | | V <sub>19</sub> | output voltage | I <sub>19</sub> = 2 mA | 0 | <u> </u> - | V <sub>CC</sub> | V | #### Notes - 1. Hard wired to ground or $V_{CC}$ is highly recommended. - 2. DAC values: vertical amplitude = 31; EHT = 0; SHIFT = 3; SCOR = 0. #### TDA9151B #### **BLOCK DIAGRAM** #### TDA9151B #### **PINNING** | SYMBOL | PIN | DESCRIPTION | |-------------------|-----|-----------------------------------| | HFB | 1 | horizontal flyback input | | DSC | 2 | display sandcastle input/output | | PROT | 3 | over voltage protection input | | AGND | 4 | analog ground | | LLCS | 5 | line-locked clock selection input | | EWOUT | 6 | east-west geometry output | | EHT | 7 | EHT compensation | | R <sub>CONV</sub> | 8 | external resistive conversion | | FLASH | 9 | flash detection input | | VOUTB | 10 | vertical output B | | VOUTA | 11 | vertical output A | | V <sub>A</sub> | 12 | vertical information input | | H <sub>A</sub> | 13 | horizontal information input | | LLC | 14 | line-locked clock input | | DGND | 15 | digital ground | | V <sub>CC</sub> | 16 | supply input (+8 V) | | SDA | 17 | serial data input/output | | SCL | 18 | serial clock input | | OFCS | 19 | off-centre shift output | | HOUT | 20 | horizontal output | #### **FUNCTIONAL DESCRIPTION** #### Input signals (pins 12, 13, 14, 17 and 18) The TDA9151B requires three signals for minimum operation (apart from the supply). These signals are the line-locked clock (LLC) and the two I<sup>2</sup>C-bus signals (SDA and SCL). Without the LLC the device will not operate because the internal synchronous logic uses the LLC as the system clock. $I^2C$ -bus transmissions are required to enable the device to perform its required tasks. Once started the IC will use the $H_A$ and/or $V_A$ inputs for synchronization. If the LLC is not present the outputs will be switched off and all operations discarded (if the LLC is not present the line drive will be inhibited within 2 $\mu s$ , the EW output current will drop to zero and the vertical output current will drop to 20% of the adjusted value within 100 $\mu s$ ). The SDA and SCL inputs meet the I²C-bus specification, the other three inputs are TTL compatible. The LLC frequency can be divided-by-two internally by connecting LLCS (pin 5) to ground thereby enabling the prescaler. The LLC timing is given in the Chapter "Characteristics". TDA9151B #### I<sup>2</sup>C-bus commands Slave address: 8C HEX = 1000110X BIN READ MODE The format of the status byte is: PON PROT 0 0 0 0 0 0 Where: PON is the status bit for power-on reset (POR) and after power failure: - Logic 1: - after the first POR and after power failure; also set to 1 after a severe voltage dip that may have disturbed the various settings - POR 1 to 0 transition, $V_{CC} = 6.25 \text{ V (typ.)}$ - POR 0 to 1 transition, $V_{CC} = 5.75 \text{ V (typ.)}$ - Logic 0: - after a successful read of the status byte. PROT is the over voltage detection for the scaled EHT input: - Logic 1: - if the scaled EHT rises above the reference value of 3.9 V - Logic 0: - after a successful read of the status byte and EHT <3.9 V.</li> **Remark**: a read action is considered successful when an End Of Data signal has been detected (i.e. no master acknowledge). Table 1 Write mode with auto increment; subaddress and data byte format. | FUNCTION | CUDADDDECC | DATA BYTE | | | | | | | | |-----------------------------|------------|------------------|--------|------------|--------|------------|--------|------------|------------| | FUNCTION | SUBADDRESS | D7 D6 D5 D4 D3 | | | | D2 | D1 | D0 | | | Vertical amplitude | 00 | X <sup>(1)</sup> | Х | <b>A</b> 5 | A4 | A3 | A2 | A1 | A0 | | Vertical S-correction | 01 | Х | Х | A5 | A4 | A3 | A2 | <b>A</b> 1 | A0 | | Vertical start scan | 02 | Х | Х | <b>A</b> 5 | A4 | A3 | A2 | A1 | A0 | | Vertical off-centre shift | 03 | Х | note 2 | note 2 | note 2 | Х | A2 | A1 | A0 | | EW trapezium correction | 03 | Х | A6 | A5 | A4 | Х | note 2 | note 2 | note 2 | | EW width/width ratio | 04 | Х | Х | <b>A</b> 5 | A4 | A3 | A2 | A1 | A0 | | EW parabola/width ratio | 05 | Х | Х | A5 | A4 | A3 | A2 | A1 | A0 | | EW corner/parabola ratio | 06 | Х | Х | <b>A</b> 5 | A4 | А3 | A2 | A1 | A0 | | EHT compensation | 07 | Х | Х | A5 | A4 | А3 | A2 | A1 | A0 | | Horizontal phase | 08 | Х | Х | <b>A</b> 5 | A4 | А3 | A2 | A1 | <b>A</b> 0 | | Horizontal off-centre shift | 09 | Х | Х | <b>A</b> 5 | A4 | A3 | A2 | A1 | A0 | | Clamp shift | 0A | Х | X | Х | Х | Х | A2 | A1 | A0 | | Control 1 | 0B | MS | ws | FBL | VAP | BLDS | LFSS | DINT | GBS | | Vertical slope MSB | 0C | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | Vertical slope LSB | 0D | A7 | A6 | <b>A</b> 5 | A4 | <b>A</b> 3 | A2 | A1 | A0 | | Vertical wait | 0E | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | Control 2 | 0F | Х | Х | Х | VPR | CPR | DIP | PRD | CSU | #### **Notes** - 1. X = don't care. - 2. Data bit used in another function. Table 2 Control bits. | CONTROL BIT | LOGIC | FUNCTION | |-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | LFSS | 0 | Line stop: EW output current becomes zero and the vertical output current is reduced to 20% of the adjusted value. LFSS becomes logic 0 after a HIGH on PON. | | | 1 | Line start enabled: the soft start mechanism is now activated. | | DINT | 0 | De-interlace on: the V <sub>A</sub> pulse is sampled at a position selected with control bit DIP. | | | 1 | De-interlace off: the $V_{\text{A}}$ pulse is sampled with the system clock and the detected rising edge is used as vertical reset. | | BLDS | 0 | Aquadag selected. | | | 1 | Bleeder selected. | | GBS | 0 | Becomes logic 0 after power-on. | | | 1 | Guard band 48/12 lines. | | VAP | 0 | Positive V <sub>A</sub> edge detection. | | | 1 | Negative V <sub>A</sub> edge detection. | | FBL | 0 | Horizontal flyback slicing level = 3.9 V. | | • | 1 | Horizontal flyback slicing level = 1.3 V. | | ws | 0 | No wait state. | | | 1 | Programmable wait state (only in constant slope mode; MS = logic 1). | | MS | 0 | Adaptive mode with guardband amplitude control. | | | 1 | Constant slope mode (programmable). | | CSU | 0 | No clamping suppression, standard mode of operation. | | | 1 | Clamping suppression in wait, stop and protection modes (used in systems with e.g. TDA4680/81). | | PRD | 0 | No defeat of HOUT, the over voltage information is only written in the PROT status bit. | | | 1 | HOUT is defeated and status bit PROT is set when over voltage is detected. | | DIP | 0 | V <sub>A</sub> is sampled 42 clock pulses after the leading edge of H <sub>A</sub> . | | | 1 | V <sub>A</sub> is sampled 258 clock pulses after the leading edge of H <sub>A</sub> . | | CPR | 0 | Nominal amplitude. | | | 1 | Compression to 75% of adjusted amplitude, used for display of 16: 9 standard pictures on 4: 3 displays. | | VPR | 0 | Nominal amplitude (100%) during wait, stop and clipping. | | | 1 | Amplitude reduced to 20% during wait, stop and clipping. | TDA9151B Table 3 Explanation of control bits shown in Table 2. | CONTROL BITS | DESCRIPTION | |--------------|-------------------------------------------| | LFSS | line frame start/stop | | DINT | de-interlace | | BLDS | bleeder mode selection | | GBS | guard band selection | | VAP | polarity of V <sub>A</sub> edge detection | | FBL | flyback slicing level | | WS | wait state on/off | | MS | mode select | | CSU | clamping suppression mode | | PRD | protection/detection mode | | DIP | de-interlace phase | | CPR | compression on/off | | VPR | vertical power reduction mode | Table 4 Clock frequency control bit (pin 5; note 1). | CONTROL BIT | LOGIC | FUNCTION | |-------------|-------|------------------------------------------------------------------------------------------------| | LLCS | 0 | prescaler on: the internal clock frequency f <sub>clk</sub> = ½f <sub>LLC</sub> | | | 1 | prescaler off (default by internal pull-up resistor): the internal clock frequency fclk = fLLC | #### Note Switching of the prescaler is only allowed when LFSS is LOW. It is highly recommended to hard wire LLCS to ground or V<sub>CC</sub>. Active switching may damage the output power transistor due to the changing HOUT pulse. This may cause very high currents and large flyback pulses. The permitted combinations of LLC and the prescaler are shown in Table 5. Table 5 Line duration with prescaler. | LLC (MHz) | ON (µs) | OFF (μs) | |-----------|---------|----------| | 6.75 | note 1 | 64 | | 13.5 | 64 | 32 | | 27 | 32 | note 1 | #### Note 1. Combination not allowed. #### TDA9151B #### Horizontal part (pins 1, 2, 13, 19 and 20 #### SYNCHRONIZATION PULSE The $H_A$ input (pin 13) is a TTL-compatible CMOS input. Pulses on this input have to fulfil the timing requirements as illustrated in Fig.6. For correct detection the minimum pulse width for both the HIGH and LOW periods is 2 internal clock periods. #### FLYBACK INPUT PULSE The HFB input (pin 1) is a CMOS input. The delay of the centre of the flyback pulse to the leading edge of the $H_A$ pulse can be set via the $I^2C$ -bus with the horizontal phase byte (subaddress 08), as illustrated in Fig.7. The resolution is 6-bit. #### **OUTPUT PULSE** The HOUT pulse (pin 20) is an open-drain NMOS output. The duty factor for this output is typically $^{52}/_{48}$ (conducting/non-conducting) during normal operation. A soft start causes the duty factor to increase linearly from 5 to 52% over a minimum period of 2000 lines in 2000 steps. #### OFF-CENTRE SHIFT The OFCS output (pin 19) is a push-pull CMOS output which is driven by a pulse-width modulated DAC. By using a suitable interface, the output signal can be used for off-centre shift correction in the horizontal output stage. This correction is required for HDTV tubes with a $16\times 9$ aspect ratio and is useful for high performance flat square tubes to obtain the required horizontal linearity. For applications where off-centre correction is not required, the output can be used as an auxiliary DAC. The OFCS signal is phase-locked with the line frequency. The off-centre shift can be set via the $1^2$ C-bus, subaddress 09, with a 6-bit resolution as illustrated in Fig.8. #### SANDCASTLE The DSC input/output (pin 2) acts as a sandcastle generating output and a guard sensing input. As an output it provides 2 levels (apart from the base level), one for the horizontal and vertical blanking and the other for the video clamping. As an input it acts as a current sensor during the vertical blanking interval for guard detection. #### **CLAMPING PULSE** The clamping pulse width is 21 internal clock periods. The shift, with respect to $H_A$ can be varied from 35 to 49 clock periods in 7 steps via the $I^2$ C-bus, clamp shift byte subaddress 0A, as illustrated in Fig.9. It is possible to suppress the clamping pulse during wait, stop and protection modes with control bit CSU. This will avoid unwanted reset of the TDA4680/81 (only used in those circuits). #### HORIZONTAL BLANKING The start of the horizontal blanking pulse is minimum 38 and maximum 41 clock periods before the centre of the flyback pulse, depending on the $f_{\rm clk}/f_{\rm H}$ ratio K in accordance with 41 – (432 – K). Stop of the horizontal blanking pulse is determined by the trailing edge of the HFB pulse at the horizontal blanking slicing level crossing as illustrated in Fig.10. #### VERTICAL BLANKING The vertical blanking pulse starts two internal clock pulses after the rising edge of the $V_A$ pulse. During this interval a small guard pulse, generated during flyback by the vertical power output stage, must be inserted. Stop vertical blanking is effected at the end of the blanking interval only when the guard pulse is present (see Section "Vertical guard"). The start scan setting determines the end of vertical blanking with a 6-bit resolution in steps of one line via the I<sup>2</sup>C-bus subaddress 02 (see Figs 11, 12 and 13). #### **VERTICAL GUARD** In the vertical blanking interval a small unblanking pulse is inserted. This pulse must be filled-in by a blanking pulse or guard pulse from the vertical power output stage which was generated during the flyback period. In this condition the sandcastle output acts as guard detection input and requires a minimum 800 $\mu$ A input current. This current is sensed during the unblanking period. Vertical blanking is only stopped at the end of the blanking interval when the inserted pulse is present. In this way the picture tube is protected against damage in the event of missing or malfunctioning vertical deflection (see Figs 11, 12 and 13). TDA9151B #### Vertical part (pins 6, 8, 10, 11 and 12) #### SYNCHRONIZATION PULSE The $V_A$ input (pin 12) is a TTL-compatible CMOS input. Pulses at this input have to fulfil the timing requirements as illustrated in Fig.6. For correct detection the minimum pulse width for both the HIGH and LOW period is 2 internal clock periods. For further requirements on minimum pulse width see also Section "De-interlace". #### VERTICAL PLACE GENERATOR An overview of the various modes of operation of the vertical place generator is illustrated in Fig.13. With control bit CPR a compress to 75% of the adjusted values is possible in all modes of operation. This control bit is used to display 16: 9 standard pictures on 4: 3 displays. No new adjustment of other corrections, such as corner and S-correction, is required. With control bit VPR a reduction of the current during clipping, wait and stop modes to 20% of the nominal value can be selected, which will reduce the dissipation in the vertical drive circuits. Vertical place generator in adaptive mode (MS = logic 0) The vertical start-scan data (subaddress 02) determines the vertical placement in the total range of $64 \times 432$ clock periods in 63 steps. The maximum number of synchronized lines per scan is 910 with an equivalent field frequency of 17.2 or 34.4 Hz for $f_H = 15625$ or 31250 Hz respectively. The minimum number of synchronized lines per scan is 200 with an equivalent field frequency of 78 or 156 Hz for $f_H = 15\ 625$ or 31250 Hz respectively. If the $V_A$ pulse is not present, the number of lines per scan will increase to 910.2. If the LLC is not present the vertical blanking will start within 2 $\mu$ s. Amplitude control is automatic, with a settling time of 1 to 2 new fields and an accuracy of either 16/12 or 48/12 lines depending on the value of the GBS bit. Differences in the number of lines per field, as can occur in TXT or in multi-head VTR, will not affect the amplitude setting providing the differences are less than the value selected with GBS. This is called amplitude control guardband. The difference sequence and the difference sequence length are not important. Vertical place generator in constant slope mode (MS = logic 1) In this mode the slope can be programmed directly with a two byte value on subaddress 0C (MSB) and 0D (LSB). When the actual number of lines is greater than the programmed number of lines, the circuit will enter the stop state in which the differential vertical output current remains 100% or drops to 20% (programmable with control bit VPR). The programmed value for the slope is the required number of lines multiplied by 72. The programming limits are; minimum $200 \times 72$ and maximum $910 \times 72$ . A vertical expansion is obtained with a combination of slope data and a programmable wait status, at subaddress 0E. The wait status is selected with control bit MS and can only be activated in the constant slope mode. The wait state is an 8-bit value, programmable from 0 to 255. The actual wait state is one line longer than the programmed value. If blanking is applied during stop and wait status the differential output current will be the same with VPR selected value (20 or 100%). #### **DE-INTERLACE** With de-interlace on (DINT = logic 0), the $V_A$ pulse is sampled with LLC at a position supplied by control bit DIP (de-interlace phase). When DIP = logic 0 sampling takes place 42 clock pulses after the leading edge of $H_A$ (T = $T_{line} \times 42/432$ ). When DIP = logic 1 sampling takes place 258 clock pulses after the leading edge of $H_A$ (T = $T_{line} \times 258/432$ ). The distance between the two selectable sampling points is $(T_{line} \times (258 - 42)/432)$ which is exactly half a line, thus de-interlace is possible in two directions. The duration of the $V_A$ pulse must, therefore, be sufficient to enable the $H_A$ pulse to caught, in this event an active time of minimum of half a line (see Fig.14 which has an integration time of $T_{line} \times \frac{1}{4}$ for the $V_A$ pulse). With de-interlace off, the $V_A$ pulse is sampled with the system clock. The leading edge is detected and used as the vertical reset. Selection of the positive or negative leading edge is achieved by the control bit VAP. #### TDA9151B #### VERTICAL GEOMETRY PROCESSING The vertical geometry processing is DC-coupled and therefore independent of field frequency. The external resistive conversion (R<sub>CONV</sub>) at pin 8 sets the reference current for both the vertical and EW geometry processing. A useful range is 100 to 150 $\mu$ A, the recommended value is 120 $\mu$ A. #### **VERTICAL OUTPUTS** The vertical outputs VOUT<sub>A</sub> and VOUT<sub>B</sub> on pins 10 and 11 together form a differential current output. The vertical amplitude can be varied over the range 80 to 120% in 63 steps via the $\rm I^2C$ -bus (subaddress 00). Vertical S-correction is also applied to these outputs and can be set from 0 to 16% by subaddress 01 with a 6-bit resolution. The vertical off-centre shift (OFCS) shifts the vertical deflection current zero crossing with respect to the EW parabola bottom. The control range is -1.5 to +1.5% ( $\pm \frac{1}{8} \times I_8$ ) in 7 steps set by the least significant nibble at subaddress 03. #### **EW GEOMETRY PROCESSING** The EW geometry processing is DC coupled and therefore independent of field frequency. R<sub>CONV</sub> sets the reference current for both the vertical and EW geometry processing. The EW output is an ESD-protected single-ended current output. The EW width/width ratio can be set from 100 to 80% in 63 steps via subaddress 04 and the EW parabola/width ratio from 0 to 20% via subaddress 05. The EW corner/EW parabola ratio has a control range of -40 to 0% in 63 steps via subaddress 06. The EW trapezium correction can be set from -1.5 to +1.5% in 7 steps via the most significant nibble at subaddress 03. #### **BULT GENERATOR** The Bult generator makes the EW waveform continuous (see Fig.21). #### **Protection input (pin 3)** The protection input (PROT) is a CMOS input. The input voltage must be EHT scaled and has the following characteristics: Two modes of protection are available with the aid of control bit PRD. - With PRD = logic 1 the protection mode is selected, HOUT will be defeated and the PROT bit in the status word is set if the input voltage is above 3.9 V. Thus the deflection stops and EW output current is zero, while the vertical output current is reduced to 20% of the adjusted value. A new start of the circuit is I<sup>2</sup>C-bus controlled with the user software. - With PRD = logic 0 the detection mode is selected, HOUT will not be defeated and the over voltage information is only written in the PROT status bit and can be read by the I<sup>2</sup>C-bus. All further actions, such as a write of the LFSS bit, are achieved by the I<sup>2</sup>C-bus. They depend on the configuration used and are defined by user software. #### Flash detection/protection input (pin 9) The FLASH input is a CMOS input with an internal pull-up current of approximately $8 \mu A$ . When a negative-going edge crosses the 0.75 V level a restart will be executed with a soft start of approximately 2000 lines, such as in the soft-start mode. When the function is not used pin 9 can be connected to ground, $V_{CC}$ or left open-circuit, the internal pull-up current source will prevent any problems. However a hard wired connection to $V_{CC}$ or ground is recommended when the function is not used. #### EHT compensation (pin 7) The EHT input is a CMOS input. The EHT compensation input permits scan amplitude modulation should the EHT supply not be perfect. For correct tracking of the vertical and horizontal deflection the gain of the EW output stage, provided by the ratio $R_{CONV-EW}/R_{CONV}$ , must be $1/_{16}V_{scan} \times V_{ref}$ (see Fig.15). The input for EHT compensation can be derived from an EHT bleeder or from the picture tubes aquadag (subaddress 0B, bit BLDS). EHT compensation can be set via subaddress 07 in 63 steps allowing a scan modulation range from -10 to +9.7%. TDA9151B #### **INTERNAL CIRCUITRY** July 1994 TDA9151B #### **APPLICATION INFORMATION** TDA9151B #### **TIMING DIAGRAMS** ### TDA9151B July 1994 TDA9151B #### **LIMITING VALUES** In accordance with the Absolute Maximum Rating System (IEC134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |---------------------|-------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | supply voltage | -0.5 | 8.8 | ٧ | | Icc | supply current | -10 | +50 | mA | | P <sub>tot</sub> | total power dissipation | - | 500 | mW | | T <sub>stg</sub> | storage temperature | -65 | +150 | °C | | T <sub>amb</sub> | operating ambient temperature | -25 | +70 | °C | | V <sub>supply</sub> | voltage supplied to pins 1 to 3, 5 to 14 and 17 to 20 | -0.5 | V <sub>CC</sub> + 0.5 | ٧ | | I <sub>I/O</sub> | current in or out of any pin except pins 4, 15 and 16 | -20 | +20 | mA | | V <sub>ESD</sub> | electrostatic handling for all pins (note 1) | - | ±2000 | ٧ | #### Note 1. Equivalent to discharging a 100 pF capacitor via a 1.5 k $\Omega$ series resistor. #### THERMAL CHARACTERISTICS | SYMBOL | PARAMETER | VALUE | UNIT | |---------------------|---------------------------------------------------------|-------|------| | R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 70 | K/W | 21 TDA9151B #### **CHARACTERISTICS** $V_{CC} = 8 \text{ V}$ ; $T_{amb} = 25 \text{ °C}$ ; DGND = AGND = 0 V; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------|---------------------------------------------|----------------------------------------|------------|------|-------|------| | Supply | | | | | • | | | V <sub>CC</sub> | supply voltage | | 7.2 | 8.0 | 8.8 | V | | Icc | supply current | note 1;<br>f <sub>clk</sub> = 6.75 MHz | _ | 27 | - | mA | | P <sub>tot</sub> | total power dissipation | | - | 220 | - | mW | | $V_{por}$ | power-on reset | POR 1-to-0<br>transition | _ | 6.25 | 7.0 | ٧ | | | | POR 0-to-1<br>transition | 5.0 | 5.75 | _ | ٧ | | SDA and S | SCL (pins 17 and 18) | | | | | | | V <sub>17</sub> | SDA input voltage | _ | 0 | _ | 5.5 | V | | V <sub>IL</sub> | LOW level input voltage (pin 17) | | , – | _ | 1.5 | ٧ | | V <sub>IH</sub> | HIGH level input voltage (pin 17) | | 3.5 | - | - | V | | I <sub>IL</sub> | LOW level input current (pin 17) | $V_{17} = V_{SSD}$ | - | _ | -10 | μΑ | | I <sub>IH</sub> | HIGH level input current (pin 17) | $V_{17} = V_{CC}$ | - | _ | 10 | μΑ | | $V_{OL}$ | LOW level output voltage (pin 17) | I <sub>IL</sub> = 3 mA | <b> </b> - | - | 0.4 | V | | V <sub>18</sub> | SCL input voltage | | 0 | _ | 5.5 | V | | V <sub>IL</sub> | LOW level input voltage (pin 18) | | _ | - | 1.5 | V | | V <sub>IH</sub> | HIGH level input voltage (pin 18) | | 3.5 | _ | _ | V | | I <sub>IL</sub> | LOW level input current (pin 18) | $V_{18} = V_{SSD}$ | _ | _ | -10 | μА | | lін | HIGH level input current (pin 18) | $V_{18} = V_{CC}$ | - | _ | 10 | μА | | Line-locke | ed clock and line-locked clock sel | ect (pins 14 and 5) | 1 | | | | | VIL | LOW level input voltage (pin 14) | | _ | | 0.8 | V | | V <sub>IH</sub> | HIGH level input voltage (pin 14) | | 2.0 | _ | - | V | | I <sub>14</sub> | input current | V <sub>14</sub> = <5.5 V | <b>-10</b> | _ | +10 | μА | | t <sub>r</sub> | rise time | | 0 | _ | ½tLLC | 1 | | t <sub>f</sub> | fall time | | 0 | _ | ½tLLC | | | $\delta_0$ | duty factor | LLCS = logic 0;<br>at 1.4 V; note 2 | 40 | 50 | 60 | % | | δ1 | duty factor | LLCS = logic 1;<br>at 1.4 V; note 2 | 25 | 50 | 75 | % | | TIMING (PR | ESCALER ON; fcik = 1/2fLLC WHERE fcik = | = INTERNAL CLOCK) | | | | | | f <sub>LLC</sub> | line-locked clock frequency | | 12.4 | - | 29.2 | MHz | | К | line-locked clock frequency ratio | H locked | 856 | 864 | 865 | | | | between f <sub>LLC</sub> and f <sub>H</sub> | H unlocked | - | 866 | _ | | | | line-locked clock frequency ratio | H locked | 428 | 432 | 432.5 | | | | between f <sub>clk</sub> and f <sub>H</sub> | H unlocked | | 433 | _ | | July 1994 22 TDA9151B | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|---------------------------------------------------------------------------|-----------------------------------|--------------------|----------------------|-------------------------------------|--------| | TIMING (PR | ESCALER OFF; f <sub>clk</sub> = f <sub>LLC</sub> WHERE f <sub>clk</sub> = | INTERNAL CLOCK) | | | | 111.51 | | fLLC | line-locked clock frequency | | 6.2 | _ | 15.5 | MHz | | K | line-locked clock frequency ratio | H locked | 428 | 432 | 432 | | | | between f <sub>LLC</sub> and f <sub>H</sub> | H unlocked | _ | 433 | _ | | | | line-locked clock frequency ratio | H locked | 428 | 432 | 432 | | | | between f <sub>clk</sub> and f <sub>H</sub> | H unlocked | _ | 433 | _ | | | V <sub>5</sub> | LLCS input voltage | | 0 | _ | 8.8 | ٧ | | V <sub>IL</sub> | LOW level input voltage (pin 5) | | 1- | - | 1.5 | V | | V <sub>IH</sub> | HIGH level input voltage (pin 5) | | 3.5 | - | _ | ν | | l <sub>IL</sub> | LOW level input current (pin 5) | $V_5 = V_{SSD}$ | - | _ | -150 | μА | | l <sub>IH</sub> | HIGH level input current (pin 5) | $V_5 = V_{CC}$ | - | _ | 100 | μА | | Horizonta | l part | - | | | | | | INPUT SIGN | ALS | | | | | | | H <sub>A</sub> (pin 13) | ) | | | | | | | V <sub>IL</sub> | LOW level input voltage | | T- | 1- | 0.8 | ٧ | | V <sub>IH</sub> | HIGH level input voltage | | 2.0 | _ | _ | V | | l <sub>13</sub> | input current | V <sub>13</sub> = 5.5 V | -10 | | +10 | μА | | t <sub>r</sub> | rise time | | 0 | _ | ½tLLC | ns | | t <sub>f</sub> | fall time | | 0 | _ | ½tllC | ns | | t <sub>WH</sub> | pulse width HIGH | | 2×t <sub>clk</sub> | _ | - | | | t <sub>WL</sub> | pulse width LOW | | 2×t <sub>clk</sub> | <b>-</b> | _ | | | HFB (pin 1 | ') | | • | *** | • | | | $V_{PSL}$ | phase slicing level; | FBL = logic 0 | 3.7 | 3.9 | 4.1 | ٧ | | | | FBL = logic 1 | 1.1 | 1.3 | 1.5 | V | | V <sub>blank</sub> | blanking slicing level | | 0 | 0.1 | 0.2 | V | | l <sub>1</sub> | input current | | -10 | _ | +10 | μА | | Horizontal | phase (delay centre flyback pulse t | to leading edge of H <sub>A</sub> | ; where N = h | orizontal pha | ise data) | | | CR | control range | | 0 | N × t <sub>clk</sub> | N + (432 - K)<br>× t <sub>clk</sub> | | | | number of steps | | _ | 63 | - | | | OUTPUT SIG | • | 1 | <u> </u> | l | I | | | HOUT (pin | 1 20) | | | | | | | V <sub>20</sub> | output voltage | I <sub>20</sub> = 0 | 0 | _ | V <sub>CC</sub> | V | | V <sub>OL</sub> | LOW level output voltage | l <sub>20</sub> = 10 mA | _ | _ | 0.5 | V | | l <sub>20</sub> | input current | output off | -10 | _ | +10 | μΑ | | δ | duty factor | normal operation | 51 | 52 | 53 | % | July 1994 23 ### TDA9151B | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------|-------------------------------------------------------------|--------------------------|-----------------------|-----------------------------------------|------------------------------------------|-------| | Soft start | (duty factor controlled line drive) | | | | | | | t <sub>W</sub> | initial pulse width soft start | | <u> </u> | T- | 5 | % | | CR | control range | | 5 | - | 53 | % | | t <sub>ss</sub> | soft start time | | 1500 | 1- | 3000 | lines | | Switch-off | time to the centre of the flyback puls | se | | | | | | CR | control range | note 3 | 0 | - | 160 –<br>(432 – K)<br>× t <sub>clk</sub> | | | Φ | control sensitivity (loop gain) | | 400 | 1000 | - | μs/μs | | k | correction factor | note 4 | - | 0.5 | _ | | | σ | sigma value of phase jitter | note 5 | - | 750 | _ | ps | | PSRR | power supply rejection ratio | | _ | _ | 10 | ns/V | | Horizonta | off-centre shift (pin 19; N = off-cent | re shift data) | | | | | | V <sub>19</sub> | output voltage | " | 0 | _ | V <sub>CC</sub> | V | | V <sub>OL</sub> | LOW level output voltage | I <sub>19</sub> = 2 mA | - | - | 0.5 | V | | V <sub>OH</sub> | HIGH level output voltage | $I_{19} = -2 \text{ mA}$ | V <sub>CC</sub> - 0.5 | _ | _ | V | | $\delta_{(max)}$ | maximum duty factor | N <54 | 1/K | (8N+1)/K | 425/K | % | | δ | duty factor | N ≥54 | _ | 1 | _ | % | | | number of steps | | _ | 54 | - | | | SANDCAST | LE (PIN 2) | | | | | | | DSC outp | ut voltage | | | · · · · · · · · · · · · · · · · · · · | | | | V <sub>clamp</sub> | video clamping voltage | | 4.0 | 4.5 | 5.0 | V | | V <sub>blank</sub> | horizontal and vertical blanking voltage level | | 2.0 | 2.5 | 3.0 | V | | V <sub>base</sub> | base voltage level | | 0 | 0.5 | 1.0 | V | | l <sub>2</sub> | output current | guard not detected | -1.0 | _ | +0.35 | mA | | | | guard detected | 0.8 | <b> </b> - | 2.5 | mA | | t <sub>r</sub> | rise time | | _ | 60 | ]- | ns | | t <sub>f</sub> | fall time | | _ | 60 | ] | ns | | Clamping | pulse (N = clamp pulse shift data) | <del></del> | | | | | | tw | clamping pulse width | | - | 21 × t <sub>clk</sub> | - | | | t <sub>clamp</sub> | clamp pulse shift w.r.t H <sub>A</sub> | | 35 | (2N + 35)<br>× t <sub>clk</sub> | 49 | | | | number of steps | | _ | 7 | _ | | | t <sub>start</sub> | start of horizontal blanking before middle of flyback pulse | | 38 | 41 –<br>(432 – K)<br>× t <sub>clk</sub> | 41 | | July 1994 24 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------|-----------------------------------------------|---------------------------|------------------------------------|----------------------------------|--------------------------|----------------| | Vertical bla | anking width (N = vertical start-scan | data) | | | I | • | | CR | control range | | 1 × 432t <sub>clk</sub> | (N + 1)<br>× 432t <sub>clk</sub> | 64 × 432t <sub>clk</sub> | | | | | K = 432 | 1 | _ | 64 | lines | | - | number of steps | | _ | 63 | _ | | | Guard dete | ection (N = vertical start-scan data) | | | | | | | t <sub>start</sub> | start interval w.r.t V <sub>A</sub> | no wait | {48(N+1) +2}<br>× t <sub>clk</sub> | _ | _ | | | t <sub>stop</sub> | stop interval w.r.t V <sub>A</sub> | no wait | {96(N+1) +2}<br>× t <sub>clk</sub> | _ | _ | | | Vertical se | ection | | | | | • | | INPUT SIGN | ALS (PIN 12; VA) | | . 5784 | | | | | V <sub>IL</sub> | LOW level input voltage | | <b> </b> - | _ | 0.8 | V | | V <sub>IH</sub> | HIGH level input voltage | | 2.0 | _ | _ | V | | I <sub>12</sub> | input current | V <sub>12</sub> <5.5 V | -10 | <b> </b> - | +10 | μA | | t <sub>r</sub> | rise time | | 0 | - | ½tLLC | ns | | t <sub>f</sub> | fall time | | 0 | - | ½tLLC | ns | | t <sub>WH</sub> | pulse width HIGH | | 2×t <sub>clk</sub> | _ | _ | Ī | | t <sub>WL</sub> | pulse width LOW | | 2×t <sub>clk</sub> | _ | <b> </b> | | | t <sub>WH</sub> | pulse width HIGH | de-interlace mode | $0.5 \times t_{line}$ | _ | _ | | | $t_{WL}$ | pulse width LOW | de-interlace mode | $0.5 \times t_{line}$ | _ | _ | | | Vertical pla | ace generator in adaptive mode (N | = vertical start-scan o | lata) | | <del></del> | | | CR | control range | | 1 × 432t <sub>clk</sub> | (N + 1)<br>× 432t <sub>clk</sub> | 64 × 432t <sub>clk</sub> | | | | ļ | K = 432 | 1 | - | 64 | lines | | | number of steps | | - | 63 | _ | | | L <sub>max</sub> | maximum number of synchronized lines per scan | | - | 910 | _ | lines/<br>scan | | f <sub>eq</sub> | equivalent field frequency at 910 | f <sub>H</sub> = 15625 Hz | _ | 17.2 | 1- | Hz | | | lines/scan | f <sub>H</sub> = 31250 Hz | _ | 34.4 | _ | Hz | | L <sub>min</sub> | minimum number of synchronized lines per scan | | - | 200 | - | lines/<br>scan | | f <sub>eq</sub> | equivalent field frequency at 200 | f <sub>H</sub> = 15625 Hz | | 78 | - | Hz | | | lines/scan | f <sub>H</sub> = 31250 Hz | _ | 156 | - | Hz | | CA | amplitude control | | _ | automatic | _ | | | CAg | amplitude control guardband | GBS = logic 0 | _ | 16/12 | _ | lines | | | | GBS = logic 1 | _ | 48/12 | _ | lines | | | settling time | | 1 | 1.5 | 2 | new<br>fields | TDA9151B | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------|--------------------------|-----------------| | ace generator in constant slope mod | de (N = vertical wait d | data) | | | | | control range | | 1 × 432t <sub>cik</sub> | (N + 1)<br>× 432t <sub>clk</sub> | 64 × 432t <sub>clk</sub> | | | | K = 432 | 1 | - | 64 | lines | | number of steps | | _ | 255 | _ | | | programmable slope | | 200 | - | 910 | lines/<br>scan | | programmable slope data (number of lines × 72) | 2-byte instruction; | 200 × 72 | | 910 × 72 | lines | | ometry processing | | | · · · · · · · · · · · · · · · · · · · | | | | vertical differential output current between VOUT <sub>A</sub> and VOUT <sub>B</sub> (peak value) | V <sub>A</sub> = 100%;<br>note 6;<br>I <sub>8</sub> = -120 μA | 440 | 475 | 510 | μА | | drift over temperature range | | _ | - | 10~4 | K-1 | | amplitude error due to<br>S-correction setting | | - | | 2 | % | | vertical output signal bias current | $I_8 = -120 \mu\text{A}$ | 275 | 325 | 375 | μА | | vertical output offset current | note 7 | _ | _ | 1 | % | | offset over temperature range | | _ | _ | 10-4 | K <sup>−1</sup> | | vertical output voltage (pin 10) | | 0 | - | 3.9 | V | | vertical output voltage (pin 11) | | 0 | _ | 3.9 | V | | common mode rejection ratio | | _ | - | 1 | %/V | | linearity error | adjacent blocks;<br>note 8 | - | _ | 2.0 | % | | | non-adjacent<br>blocks; note 8 | - | - | 3.0 | % | | nplitude (N = vertical amplitude data | 1) | | | | | | control range | note 9 | 81 | T- | 119 | % | | number of steps | | _ | 63 | 1- | | | correction (N = S-correction data) | | | | | | | control range | note 9 | 0 | _ | 15 | % | | number of steps | | 1- | 63 | - | 1 | | nift | | | | | • | | control range | | -½l8 | <u> </u> | +½l8 | μА | | number of steps | | _ | 7 | - | | | | | • | | | • | | <del></del> | note 10 | 1.0 | 1- | 5.5 | lv | | output current | $I_8 = -120 \mu A;$ | 15 | - | 930 | μА | | output ripple rejection | | - | 0.15 | 1 | %/V | | output drift over temperature range | | - | - | 5.10-4 | K-1 | | | number of steps programmable slope programmable slope data (number of lines × 72) metry processing vertical differential output current between VOUTA and VOUTB (peak value) drift over temperature range amplitude error due to S-correction setting vertical output signal bias current vertical output offset current offset over temperature range vertical output voltage (pin 10) vertical output voltage (pin 11) common mode rejection ratio linearity error mplitude (N = vertical amplitude data control range number of steps correction (N = S-correction data) control range number of steps ifft control range number of steps t (pin 6) output voltage output drift over temperature | control range Control range K = 432 | control range Control range 1 × 432t <sub>clk</sub> | Control range | Control range | July 1994 TDA9151B | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|---------------------------------------|----------------------|------|-----------------|--------------------|------| | EW WIDTH/ | WIDTH RATIO | | | | <u> </u> | | | CR | control range | note 9 | 100 | _ | 81 | % | | I <sub>eq(typ)</sub> | typical equivalent output current | V <sub>6</sub> = 3 V | 15 | _ | 440 | μА | | | number of steps | | _ | 63 | _ | | | EW PARABO | OLA/WIDTH RATIO | | | | . <b>.</b> | | | CR | control range | note 9 | 1 | | 19 | % | | l <sub>eq(typ)</sub> | typical equivalent output current | width = 100% | 10 | - | 430 | μА | | | | width = 80% | 10 | _ | 345 | μА | | | number of steps | | _ | 63 | _ | | | EW CORNE | R/EW PARABOLA RATIO | | | ···· | | | | CR | control range | notes 9 and 12 | 40 | - | 0 | % | | I <sub>eq(typ)</sub> | typical equivalent output current | width = 100% | 0 | - | 200 | μА | | | | width = 80% | 0 | - | 160 | μА | | | number of steps | | _ | 63 | 1- | | | EW TRAPE | ZIUM CORRECTION | | | | • | | | | EW trapezium/width ratio | note 9 | -1.5 | | +1.5 | % | | | number of steps | | - | 7 | _ | | | EHT input | t (pin 7) | | • | | | | | V <sub>ref</sub> | reference voltage | BLDS = logic 1 | _ | 3.9 | | V | | | | BLDS = logic 0 | _ | V <sub>CC</sub> | <b> </b> - | V | | V <sub>I</sub> | input voltage w.r.t V <sub>ref</sub> | BLDS = logic 1 | -20 | 0 | +20 | % | | V <sub>I</sub> | input voltage w.r.t V <sub>CC</sub> | BLDS = logic 0 | 0 | _ | -2V <sub>ref</sub> | ٧ | | m <sub>scan</sub> | scan modulation | | -10 | 0 | +9.7 | % | | m <sub>GC</sub> | modulation gain control | | 0 | _ | 1 | | | | number of steps | | - | 63 | _ | | | 4 | input current | | -100 | _ | +100 | nA | | R <sub>CONV</sub> inp | ut (pin 8) | - | | | | | | Vo | output voltage | $I_8 = -120 \mu A$ | 3.7 | 3.9 | 4.1 | V | | l <sub>8</sub> | current range | | -100 | -120 | -150 | μΑ | | PROT inp | ut (pin 3) | | • | • | | | | Vi | input voltage | | 0 | Τ_ | V <sub>CC</sub> | V | | V <sub>3</sub> | voltage detection level | | 3.7 | 3.9 | 4.1 | V | | l <sub>l</sub> | input current | | -10 | _ | +10 | μА | | | etection input (pin 9) | | • | <b>I</b> | | | | V <sub>I</sub> | input voltage | | 0 | <u> </u> | V <sub>CC</sub> | V | | V <sub>9</sub> | voltage detection level | falling edge | 0.5 | 0.75 | 1.0 | V | | Н | detection level hysteresis | | 0.3 | 0.5 | 0.8 | V | | l <sub>9</sub> | detection pull-up current | | -4 | -8 | -16 | μА | | | · · · · · · · · · · · · · · · · · · · | _t | | | | | July 1994 TDA9151B #### Notes to the characteristics - For all other frequencies the expected supply current will be as shown in Table 6 (f<sub>clk</sub> is the internal clock frequency, f<sub>LLC</sub> is the internal clock frequency applied to pin 14). - 2. When the prescaler is on, one in two LLC HIGH periods is omitted. - 3. For 16 kHz operation the minimum value of the control range is 5.7 $\mu$ s. With $\frac{1}{2}t_{FB} = 5.7 \,\mu$ s the minimum storage time is 0 and the maximum is 18 $\mu$ s. - For 32 kHz operation the minimum value of the control range is 0 $\mu$ s. With $\frac{1}{2}t_{FB} = 2.85 \,\mu$ s the minimum storage time is 0 and the maximum is 9 $\mu$ s. - 4. The k factor is defined as the amount of correction of a phase step. Thus with k = 0.5 a 50% correction of the error takes place each line. The resulting step response now becomes $k^n$ , with n the line number after the step. - 5. The sigma value ( $\sigma$ ) of the jitter with respect to LLC (H<sub>A</sub>) at f<sub>H</sub> = 32 kHz and a storage time of 5 $\mu$ s. Measurement of $\sigma$ is carried out during 200 lines in the active scan, the resulting peak-to-peak value is approximately 6 $\sigma$ . The visible jitter on the screen will be higher than the peak-to-peak jitter, depending on the deflection stage. - 6. DAC values: vertical amplitude = 31; EHT = 0; SHIFT = 3; SCOR = 0. - 7. Value is a percentage of I<sub>10</sub> I<sub>11</sub>. - 8. The linearity error is measured without S-correction and based on the same measurement principle as used for the screen. Measuring method: divide the output signal I<sub>10</sub> I<sub>11</sub> into 22 equal parts, ranging from 1 to 22 inclusive. Measure the value of two succeeding parts called one block starting with part 2 and 3 (block 1) and ending with part 20 and 21 (block 10). Thus part 1 and 22 are unused. Linearity error for adjacent blocks = $$\frac{a_k - a_{(k+1)}}{a_{avg}}$$ Linearity error for non-adjacent blocks = $$\frac{a_{max} - a_{min}}{a_{avg}}$$ Where a = amplitude, $a_k = amplitude$ block k and $a_{avg} = average$ amplitude. - 9. Minimum available range. - 10. Selection of test mode. When the EW output is pulled above $V_{CC}$ – 0.5 V a special test mode is entered in which the prescaler and the clock detector are disabled. - 11. DAC values: vertical amplitude = 31; EHT = 0. - 12. The value of -40% (typically 46%) corresponds with data 3F (hexadecimal) and implies maximum 4th order compensation. Table 6 Supply current with prescaler on/off. | LLC (MHz) | ON (mA) | OFF (mA) | |-----------|---------|----------| | 6.75 | note 1 | 27 | | 13.5 | 27 | 38 | | 27 | 42 | note 1 | #### Note 1. Combination not allowed. TDA9151B #### **TEST AND APPLICATION INFORMATION** TDA9151B #### PACKAGE OUTLINE #### SOLDERING #### Plastic dual in-line packages BY DIP OR WAVE The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 s. The total contact time of successive solder waves must not exceed 5 s. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### REPAIRING SOLDERED JOINTS Apply a low voltage soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 $^{\circ}$ C, it must not be in contact for more than 10 s; if between 300 and 400 $^{\circ}$ C, for not more than 5 s. TDA9151B #### **DEFINITIONS** | Data sheet status | | | | | | |---------------------------|---------------------------------------------------------------------------------------|--|--|--|--| | Objective specification | This data sheet contains target or goal specifications for product development. | | | | | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | | | | | Product specification | This data sheet contains final product specifications. | | | | | #### Limiting values Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. #### **Application information** Where application information is given, it is advisory and does not form part of the specification. #### LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. #### **PURCHASE OF PHILIPS I2C COMPONENTS** Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.