# 2.5-V to 5-V DUAL UART WITH 16-BYTE FIFOS #### **FEATURES** - **Programmable Auto-RTS and Auto-CTS** - In Auto-CTS Mode, CTS Controls Transmitter - In Auto-RTS Mode, RCV FIFO Contents and Threshold Control RTS - Serial and Modem Control Outputs Drive a **RJ11 Cable Directly When Equipment Is on** the Same Power Drop - Capable of Running With All Existing TL16C450 Software - After Reset, All Registers Are Identical to the TL16C450 Register Set - Up to 24-MHz Clock Rate for up to 1.5-Mbaud Operation With $V_{CC} = 5 \text{ V}$ - Up to 20-MHz Clock Rate for up to 1.25-Mbaud Operation With $V_{CC} = 3.3 \text{ V}$ - Up to 16-MHz Clock Rate for up to 1-Mbaud Operation With $V_{CC} = 2.5 \text{ V}$ - In the TL16C450 Mode, Hold and Shift Registers Eliminate the Need for Precise Synchronization Between the CPU and Serial **Data** - **Programmable Baud Rate Generator Allows** Division of Any Input Reference Clock by 1 to $(2^{16} - 1)$ and Generates an Internal 16 × Clock - **Standard Asynchronous Communication Bits** (Start, Stop, and Parity) Added to or Deleted From the Serial Data Stream - 5-V. 3.3-V. and 2.5-V Operation - **Independent Receiver Clock Input** - Transmit, Receive, Line Status, and Data Set **Interrupts Independently Controlled** - **Fully Programmable Serial Interface** Characteristics: - 5-, 6-, 7-, or 8-Bit Characters - Even-, Odd-, or No-Parity Bit Generation and Detection - 1-, 1 1/2-, or 2-Stop Bit Generation - Baud Generation (dc to 1 Mbit/s) - **False-Start Bit Detection** - **Complete Status Reporting Capabilities** - 3-State Output TTL Drive Capabilities for **Bidirectional Data Bus and Control Bus** - **Line Break Generation and Detection** - **Internal Diagnostic Capabilities:** - Loopback Controls for Communications Link Fault Isolation - Break, Parity, Overrun, and Framing Error Simulation - **Fully Prioritized Interrupt System Controls** - Modem Control Functions (CTS, RTS, DSR, DTR, RI, and DCD) - Available in 48-Pin TQFP (PFB), 44-Pin PLCC (FN), or 32-Pin QFN (RHB) Packages - Pin Compatible with TL16C752B (48-Pin Package) #### **APPLICATIONS** - **Point-of-Sale Terminals** - **Gaming Terminals** - **Portable Applications** - **Router Control** - Cellular Data - **Factory Automation** #### DESCRIPTION The TL16C2550 is a dual universal asynchronous receiver and transmitter (UART). It incorporates the functionality of two TL16C550D UARTs, each UART having its own register set and FIFOs. The two UARTs share only the data bus interface and clock source, otherwise they operate independently. Another name for the uart function is Asynchronous Communications Element (ACE), and these terms will be used interchangeably. The bulk of this document will describe the behavior of each ACE, with the understanding that two such devices are incorporated into the TL16C2550. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Each ACE is a speed and voltage range upgrade of the TL16C550C, which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up or reset (single character or TL16C450 mode), each ACE can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead by buffering received and to be transmitted characters. Each receiver and transmitter store up to 16 bytes in their respective FIFOs, with the receive FIFO including three additional bits per byte for error status. In the FIFO mode, a selectable autoflow control feature can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow using handshakes between the RTS# output and CTS# input, thus eliminating overruns in the receive FIFO. Each ACE performs serial-to-parallel conversions on data received from a peripheral device or modem and stores the parallel data in its receive buffer or FIFO, and each ACE performs parallel-to-serial conversions on data sent from its CPU after storing the parallel data in its transmit buffer or FIFO. The CPU can read the status of either ACE at any time. Each ACE includes complete modem control capability and a processor interrupt system that can be tailored to the application. Each ACE includes a programmable baud rate generator capable of dividing a reference clock with divisors of from 1 to 65535, thus producing a 16x internal reference clock for the transmitter and receiver logic. Each ACE accommodates up to a 1.5-Mbaud serial data rate (24-MHz input clock). As a reference point, that speed would generate a 667-ns bit time and a 6.7-µs character time (for 8,N,1 serial data), with the internal clock running at 24 MHz. Each ACE has a TXRDY# and RXRDY# output that can be used to interface to a DMA controller. NC-No internal connection **RHB PACKAGE** NC - No internal connection NOTE: The 32-pin RHB package does not provide access to DSRA, DRRB, RIA, RIB, CDA, CDB inputs, and OPA, OPB, RXRDYA, RXRDYB, TXRDYB outputs. Figure 1. TL16C2550 Block Diagram # **DEVICE INFORMATION** # **TERMINAL FUNCTIONS** | | TERM | IINAL | | | | |----------------|-------------------|----------------|---------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | PFB NO. | FN NO. | RHB NO. | I/O | DESCRIPTION | | A0 | 28 | 31 | 20 | ı | Address 0 select bit. Internal registers address selection | | A1 | 27 | 30 | 19 | ı | Address 1 select bit. Internal registers address selection | | A2 | 26 | 29 | 18 | ı | Address 2 select bit. Internal registers address selection | | CDA, CDB | 40, 16 | 42, 21 | _ | I | Carrier detect (active low). These inputs are associated with individual UART channels A and B. A low on these pins indicates that a carrier has been detected by the modem for that channel. The state of these inputs is reflected in the modem status register (MSR). | | CSA, CSB | 10, 11 | 16, 17 | 7, 8 | I | Chip select A and B (active low). These pins enable data transfers between the user CPU and the TL16C2550 for the channel(s) addressed. Individual UART sections (A, B) are addressed by providing a low on the respective CSA and CSB pins. | | CTSA,<br>CTSB | 38, 23 | 40, 28 | 25, 16 | I | Clear to send (active low). These inputs are associated with individual UART channels A and B. A logic low on the CTS pins indicates the modem or data set is ready to accept transmit data from the 2550. Status can be tested by reading MSR bit 4. These pins only affect the transmit and receive operations when auto CTS function is enabled through the enhanced feature register (EFR) bit 7, for hardware flow control operation. | | D0-D4<br>D5-D7 | 44 - 48<br>1 - 3 | 2 - 6<br>7 - 9 | 27 - 31<br>32, 1, 2 | I/O | Data bus (bidirectional). These pins are the eight bit, 3-state data bus for transferring information to or from the controlling CPU. D0 is the least significant bit and the first data bit in a transmit or receive serial data stream. | | DSRA,<br>DSRB | 39, 20 | 41, 25 | - | I | Data set ready (active low). These inputs are associated with individual UART channels A and B. A logic low on these pins indicates the modem or data set is powered on and is ready for data exchange with the UART. The state of these inputs is reflected in the modem status register (MSR). | | DTRA,<br>DTRB | 34, 35 | 37, 38 | _ | 0 | Data terminal ready (active low). These outputs are associated with individual UART channels A and B. A logic low on these pins indicates that the TL116C2550 is powered on and ready. These pins can be controlled through the modem control register. Writing a 1 to MCR bit 0 sets the DTR output to low, enabling the modem. The output of these pins is high after writing a 0 to MCR bit 0, or after a reset. | | GND | 17 | 22 | 13 | | Signal and power ground. | | INTA,<br>INTB | 30, 29 | 33, 32 | 22, 21 | 0 | Interrupt A and B (active high). These pins provide individual channel interrupts, INT A and B. INT A and B are enabled when MCR bit 3 is set to a logic 1, interrupt sources are enabled in the interrupt enable register (IER). Interrupt conditions include: receiver errors, available receiver buffer data, available transmit buffer space or when a modem status flag is detected. INTA-B are in the high-impedance state after reset. | | IOR | 19 | 24 | 14 | I | Read input (active low strobe). A high to low transition on $\overline{\text{IOR}}$ will load the contents of an internal register defined by address bits A0-A2 onto the TL16C2550 data bus (D0-D7) for access by an external CPU. | | ĪŌW | 15 | 20 | 12 | I | Write input (active low strobe). A low to high transition on $\overline{\text{IOW}}$ will transfer the contents of the data bus (D0-D7) from the external CPU to an internal register that is defined by address bits A0-A2 and $\overline{\text{CSA}}$ and $\overline{\text{CSB}}$ | | NC | 12, 24, 25,<br>37 | _ | 9, 17 | | No internal connection | | ОРА, ОРВ | 32, 9 | 35, 15 | - | 0 | User defined outputs. This function is associated with individual channels A and B. The state of these pins is defined by the user through the software settings of the MCR register, bit 3. INTA-B are set to active mode and $\overline{OP}$ to a logic 0 when the MCR-3 is set to a logic 1. INTA-B are set to the 3-state mode and $\overline{OP}$ to a logic 1 when MCR-3 is set to a logic 0. See bit 3, modem control register (MCR bit 3). The output of these two pins is high after reset. | | RESET | 36 | 39 | 24 | I | Reset. RESET will reset the internal registers and all the outputs. The UART transmitter output and the receiver input will be disabled during reset time. See TL16C2550 external reset conditions for initialization details. RESET is an active-high input. | # **DEVICE INFORMATION (continued)** #### **TERMINAL FUNCTIONS (continued)** | | TERM | IINAL | | 1/0 | DESCRIPTION | | | | | |-------------------|---------|--------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | PFB NO. | FN NO. | RHB NO. | I/O | DESCRIPTION | | | | | | RIA, RIB | 41, 21 | 43, 26 | - | I | Ring indicator (active low). These inputs are associated with individual UART channels A and B. A logic low on these pins indicates the modem has received a ringing signal from the telephone line. A low to high transition on these input pins generates a modem status interrupt, if enabled. The state of these inputs is reflected in the modem status register (MSR) | | | | | | RTSA,<br>RTSB | 33, 22 | 36, 27 | 23, 15 | 0 | Request to send (active low). These outputs are associated with individual UART channels A and B. A low on the RTS pin indicates the transmitter has data ready and waiting to send. Writing a 1 in the modem control register (MCR bit 1) sets these pins to low, indicating data is available. After a reset, these pins are set to high. These pins only affects the transmit and receive operation when auto RTS function is enabled through the enhanced feature register (EFR) bit 6, for hardware flow control operation. | | | | | | RXA, RXB | 5, 4 | 11, 10 | 4, 3 | 1 | Receive data input. These inputs are associated with individual serial channel data to the 2550. During the local loopback mode, these RX input pins are disabled and TX data is internally connected to the UART RX input internally. | | | | | | RXRDYA,<br>RXRDYB | 31, 18 | 34, 23 | - | 0 | Receive ready (active low). RXRDY A and B goes low when the trigger level has been reached or a timeout interrupt occurs. They go high when the RX FIFO is empty or there is an error in RX FIFO. | | | | | | TXA, TXB | 7, 8 | 13, 14 | 5, 6 | 0 | Transmit data. These outputs are associated with individual serial transmit channel data from the 2550. During the local loopback mode, the TX input pin is disabled and TX data is internally connected to the UART RX input. | | | | | | TXRDYA,<br>TXRDYB | 43, 6 | 11, 12 | _ | 0 | Transmit ready (active low). TXRDY A and B go low when there are at least a trigger level numbers of spaces available. They go high when the TX buffer is full. | | | | | | V <sub>CC</sub> | 42 | 44 | 26 | I | Power supply inputs. | | | | | | XTAL1 | 13 | 18 | 10 | I | Crystal or external clock input. XTAL1 functions as a crystal input or as an external clock input. A crystal can be connected between XTAL1 and XTAL2 to form an internal oscillator circuit (see Figure 10). Alternatively, an external clock can be connected to XTAL1 to provide custom data rates. | | | | | | XTAL2 | 14 | 19 | 11 | 0 | Output of the crystal oscillator or buffered clock. See also XTAL1. XTAL2 is used as a crystal oscillator output or buffered a clock output. | | | | | # **Detailed Description** ### **Autoflow Control (see Figure 2)** Autoflow control is comprised of auto-CTS and auto-RTS. With auto-CTS, the CTS input must be active before the transmitter FIFO can emit data. With auto-RTS, RTS becomes active when the receiver needs more data and notifies the sending serial device. When RTS is connected to CTS, data transmission does not occur unless the receiver FIFO has space for the data; thus, overrun errors are eliminated using ACE1 and ACE2 from a TLC16C2550 with the autoflow control enabled. If not, overrun errors occur when the transmit data rate exceeds the receiver FIFO read latency. Figure 2. Autoflow Control (Auto-RTS and Auto-CTS) Example # Auto-RTS (see Figure 2) Auto-RTS data flow control originates in the receiver timing and control block (see functional block diagram) and is linked to the programmed receiver FIFO trigger level. When the receiver FIFO level reaches a trigger level of 1, 4, or 8 (see Figure 3), RTS is deasserted. With trigger levels of 1, 4, and 8, the sending ACE may send an additional byte after the trigger level is reached (assuming the sending ACE has another byte to send) because it may not recognize the deassertion of RTS until after it has begun sending the additional byte. RTS is automatically reasserted once the RCV FIFO is emptied by reading the receiver buffer register. When the trigger level is 14 (see Figure 4), RTS is deasserted after the first data bit of the 16th character is present on the RX line. RTS is reasserted when the RCV FIFO has at least one available byte space. # Auto-CTS (see Figure 2) The transmitter circuitry checks $\overline{\text{CTS}}$ before sending the next data byte. When $\overline{\text{CTS}}$ is active, it sends the next byte. To stop the transmitter from sending the following byte, $\overline{\text{CTS}}$ must be released before the middle of the last stop bit that is currently being sent (see Figure 2). The auto- $\overline{\text{CTS}}$ function reduces interrupts to the host system. When flow control is enabled, $\overline{\text{CTS}}$ level changes do not trigger host interrupts because the device automatically controls its own transmitter. Without auto- $\overline{\text{CTS}}$ , the transmitter sends any data present in the transmit FIFO and a receiver overrun error may result. # **Enabling Autoflow Control and Auto-CTS** Autoflow control is enabled by setting modem control register bits 5 (autoflow enable or AFE) and 1 (RTS) to a 1. Autoflow incorporates both auto-RTS and auto-CTS. When only auto-CTS is desired, bit 1 in the modem control register should be cleared (this assumes that a control signal is driving CTS). # Auto-CTS and Auto-RTS Functional Timing Figure 3. CTS Functional Timing Waveforms Figure 4. RTS Functional Timing Waveforms, RCV FIFO Trigger Level = 1, 4, or 8 Bytes Figure 5. RTS Functional Timing Waveforms, RCV FIFO Trigger Level = 14 Bytes A. Pin numbers shown are for 48-pin TQFP PFB package. Figure 6. Functional Block Diagram # ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | UNIT | |--------------------------------------------------------------|----------------| | Supply voltage range, V <sub>CC</sub> (see <sup>(2)</sup> ) | -0.5 V to 7 V | | Input voltage range at any input, V <sub>I</sub> | -0.5 V to 7 V | | Output voltage range, V <sub>O</sub> | -0.5 V to 7 V | | Operating free-air temperature, T <sub>A</sub> , TL16C2550 | 0°C to 70°C | | Operating free-air temperature, T <sub>A</sub> , TL16C2550I | -40°C to 85°C | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltage values are with respect to V<sub>SS</sub>. #### RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | 2.5 V ±10 | 0% | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------------|------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | 2.25 | 2.5 | 2.75 | V | | VI | Input voltage | 0 | | $V_{CC}$ | V | | V <sub>IH</sub> | High-level input voltage | 1.8 | | 2.75 | V | | V <sub>IL</sub> | Low-level input voltage | -0.3 | | 0.6 | V | | Vo | Output voltage | 0 | | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current (all outputs) | | | 1 | mA | | I <sub>OL</sub> | Low-level output current (all outputs) | | | 2 | mA | | | Oscillator/clock speed | | | 16 | MHz | | 3.3 V ±10 | 9% | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------------|--------------------|-----|--------------------|------| | V <sub>CC</sub> | Supply voltage | 3 | 3.3 | 3.6 | V | | VI | Input voltage | 0 | | V <sub>CC</sub> | V | | V <sub>IH</sub> | High-level input voltage | 0.7V <sub>CC</sub> | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.3V <sub>CC</sub> | V | | Vo | Output voltage | 0 | | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current (all outputs) | | | 1.8 | mA | | I <sub>OL</sub> | Low-level output current (all outputs) | | | 3.2 | mA | | | Oscillator/clock speed | | | 20 | MHz | | 5 V ±10% | ) | | MIN | NOM | MAX | UNIT | |-----------------|------------------------------|-------------------------|--------------------|-----|--------------------|------| | V <sub>CC</sub> | Supply voltage | | 4.5 | 5 | 5.5 | V | | VI | Input voltage | Input voltage | | | V <sub>CC</sub> | V | | V <sub>IH</sub> | High-level input voltage | All except XTAL1, XTAL2 | 2 | | | V | | | | XTAL1, XTAL2 | 0.7V <sub>CC</sub> | | | | | V <sub>IL</sub> | Low-level input voltage | All except XTAL1, XTAL2 | | | 0.8 | V | | | | XTAL1, XTAL2 | | | 0.3V <sub>CC</sub> | | | Vo | Output voltage | | 0 | | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current (a | II outputs) | | | 4 | mA | | I <sub>OL</sub> | Low-level output current (al | l outputs) | | | 4 | mA | | | Oscillator/clock speed | | | | 24 | MHz | # **ELECTRICAL CHARACTERISTICS** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | 2.5 V Nominal | | | | | | |---------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | V <sub>OH</sub> | High-level output voltage (2) | I <sub>OH</sub> = -1 mA | 1.8 | | | V | | V <sub>OL</sub> | Low-level output voltage <sup>(2)</sup> | I <sub>OL</sub> = 2 mA | | | 0.5 | V | | I <sub>I</sub> | Input current | $V_{CC}$ = 3.6 V, $V_{SS}$ = 0, $V_{I}$ = 0 to 3.6 V, All other terminals floating | | | 10 | μA | | I <sub>OZ</sub> | High-impedance-state output current | $V_{\rm CC}$ = 3.6 V, $V_{\rm SS}$ = 0, $V_{\rm I}$ = 0 to 3.6 V, Chip slected in write mode or chip deselcted | | | ±20 | μА | | Icc | Supply current | $V_{\rm CC}$ = 3.6 V, $T_{\rm A}$ = 25°C, RXA, RXB, DSRA, DSRB, CDA, CDB, CTSA, CTSB, RIA, and RIB at 2 V, All other inputs at 0.8 V, XTAL1 at 4 MHz, No load on outputs, | | | 16 | mA | | C <sub>i(CLK)</sub> | Clock input impedance | V <sub>CC</sub> = 0, V <sub>SS</sub> = 0, f = 1 MHz, T <sub>A</sub> = | | 15 | 20 | pF | | C <sub>O(CLK)</sub> | Clock output impedance | 25°C, All other terminals grounded | | 20 | 30 | pF | | Cı | Input impedance | | | 6 | 10 | pF | | C <sub>O</sub> | Output impedance | | | 10 | 20 | pF | - All typical values are at $V_{CC}$ = 2.5 V and $T_A$ = 25°C. These parameters apply for all outputs except XTAL2. | | 3.3V Nominal | | | | | | |---------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | V <sub>OH</sub> | High-level output voltage (2) | I <sub>OH</sub> = -1.8 mA | 2.4 | | | V | | $V_{OL}$ | Low-level output voltage <sup>(2)</sup> | I <sub>OL</sub> = 3.2 mA | | | 0.5 | V | | l <sub>l</sub> | Input current | V <sub>CC</sub> = 3.6 V, V <sub>SS</sub> = 0, V <sub>I</sub> = 0 to 3.6 V, All other terminals floating | | | 10 | μΑ | | I <sub>OZ</sub> | High-impedance-state output current | $V_{\rm CC}$ = 3.6 V, $V_{\rm SS}$ = 0, $V_{\rm I}$ = 0 to 3.6 V, Chip slected in write mode or chip deselcted | | | ±20 | μΑ | | I <sub>cc</sub> | Supply current | V <sub>CC</sub> = 3.6 V, T <sub>A</sub> = 25°C, RXA, RXB, DSRA, DSRB, CDA, CDB, CTSA, CTSB, RIA, and RIB at 2 V, All other inputs at 0.8 V, XTAL1 at 4 MHz, No load on outputs, | | | 20 | mA | | C <sub>i(CLK)</sub> | Clock input impedance | $V_{CC} = 0$ , $V_{SS} = 0$ , $f = 1$ MHz, $T_A =$ | | 15 | 20 | pF | | C <sub>O(CLK)</sub> | Clock output impedance | 25°C, All other terminals grounded | | 20 | 30 | pF | | Cı | Input impedance | | | 6 | 10 | pF | | Co | Output impedance | | | 10 | 20 | pF | - All typical values are at $V_{CC}$ = 3.3 V and $T_A$ = 25°C. These parameters apply for all outputs except XTAL2. SLWS161-JUNE 2005 | > | |--------------| | Ē | | ₹ | | Щ | | Ř | | <u>α</u> | | | | $\mathbf{C}$ | | | | | | 0 | | ~ | | Δ | | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |---------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------| | V <sub>OH</sub> | High-level output voltage (2) | I <sub>OH</sub> = -4 mA | 4 | | | V | | V <sub>OL</sub> | Low-level output voltage (2) | I <sub>OL</sub> = 4 mA | | | 0.4 | V | | I <sub>I</sub> | Input current | $V_{CC}$ = 5.25 V, $V_{SS}$ = 0, $V_{I}$ = 0 to 5.25 V, All other terminals floating | | | 10 | μΑ | | l <sub>OZ</sub> | High-impedance-state output current | $V_{\rm CC}$ = 5.25 V, $V_{\rm SS}$ = 0, $V_{\rm I}$ = 0 to 5.25 V, Chip slected in write mode or chip deselcted | | | ±20 | μΑ | | I <sub>CC</sub> | Supply current | $V_{\rm CC}$ = 5.25 V, $T_{\rm A}$ = 25°C, RXA, RXB, DSRA, DSRB, CDA, CDB, CTSA, CTSB, RIA, and RIB at 2 V, All other inputs at 0.8 V, XTAL1 at 4 MHz, No load on outputs, | | | 24 | mA | | C <sub>i(CLK)</sub> | Clock input impedance | V <sub>CC</sub> = 0, V <sub>SS</sub> = 0, f = 1 MHz, T <sub>A</sub> = | | 15 | 20 | pF | | C <sub>O(CLK)</sub> | Clock output impedance | 25°C, All other terminals grounded | | 20 | 30 | pF | | Cı | Input impedance | | | 6 | 10 | pF | | Co | Output impedance | | | 10 | 20 | pF | 5 V Nomial # **TIMING REQUIREMENTS** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | | | | | | | LIM | ITS | | | | |------------------|--------------------------------------------------------------------------|--------------------|-------------|--------------------------|-----|-----|-----|-----|-----|-----|------| | | PARAMETER | ALT. SYM-<br>BOL | FIG-<br>URE | TEST<br>CONDITIONS | 2.5 | ٧ | 3.3 | S V | 5 | ٧ | UNIT | | | | DOL | OIL | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>cR</sub> | Cycle time, read (t <sub>w7</sub> + t <sub>d8</sub> + t <sub>d9</sub> ) | RC | | | 87 | | | | | | ns | | t <sub>cW</sub> | Cycle time, write (t <sub>w6</sub> + t <sub>d5</sub> + t <sub>d6</sub> ) | WC | | | 87 | | | | | | ns | | t <sub>w1</sub> | Pulse duration, clock high | t <sub>XH</sub> | 5 | f = 16 MHz Max, | 25 | | | | | | ns | | t <sub>w2</sub> | Pulse duration, clock low | t <sub>XL</sub> | | $V_{CC} = 2.5 \text{ V}$ | | | | | | | | | t <sub>w1</sub> | Pulse duration, clock high | t <sub>XH</sub> | 5 | f = 20 MHz Max, | 20 | | | | | | ns | | t <sub>w2</sub> | Pulse duration, clock low | t <sub>XL</sub> | | $V_{CC} = 3.3 \text{ V}$ | | | | | | | | | t <sub>w1</sub> | Pulse duration, clock high | t <sub>XH</sub> | 5 | f = 24 MHz Max, | 18 | | | | | | ns | | t <sub>w2</sub> | Pulse duration, clock low | t <sub>XL</sub> | | $V_{CC} = 5 V$ | | | | | | | | | t <sub>w6</sub> | Pulse duration, IOW | t <sub>IOW</sub> | 6 | | 40 | | | | | | ns | | t <sub>w7</sub> | Pulse duration, IOR | t <sub>IOR</sub> | 7 | | 40 | | | | | | ns | | t <sub>w8</sub> | Pulse duration, RESET | t <sub>RESET</sub> | | | 1 | | | | | | μs | | t <sub>SU3</sub> | Setup time, data valid before <del>IOW</del> ↑ | t <sub>DS</sub> | 6 | | 15 | | | | | | ns | | t <sub>SU4</sub> | Setup time, CTS↑ before midpoint of stop bit | | 17 | | 10 | | | | | | ns | | t <sub>h3</sub> | Hold time, CS valid after <del>IOW</del> ↑ | t <sub>WCS</sub> | 6 | | 10 | | | | | | ns | | t <sub>h4</sub> | Hold time, address valid after <del>IOW</del> ↑ | t <sub>WA</sub> | | | | | | | | | | | t <sub>h5</sub> | Hold time, data valid after <del>IOW</del> ↑ | t <sub>DH</sub> | 6 | | 5 | | | | | | ns | | t <sub>h6</sub> | Hold time, chip select valid after <del>IOR</del> ↑ | t <sub>RCS</sub> | 7 | | 10 | | | | | | ns | | t <sub>h7</sub> | Hold time, address valid after <del>IOR</del> ↑ | t <sub>RA</sub> | 7 | | 20 | | | | | | ns | | t <sub>d4</sub> | Delay time, CS valid before <del>IOW</del> ↓ | t <sub>CSW</sub> | 6 | | 7 | | | | | | ns | | t <sub>d5</sub> | Delay time, address valid before IOW↓ | t <sub>AW</sub> | | | | | | | | | | | t <sub>d7</sub> | Delay time, CS valid to <del>IOR</del> ↓ | t <sub>CSR</sub> | 7 | | 7 | | | | | | ns | | t <sub>d8</sub> | Delay time, address valid to <del>IOR</del> ↓ | t <sub>AR</sub> | | | | | | | | | | | t <sub>d10</sub> | Delay time, <del>IOR</del> ↓ to data valid | t <sub>RVD</sub> | 7 | C <sub>L</sub> = 75 pF | | 45 | | | | | ns | | t <sub>d11</sub> | Delay time, <del>IOR</del> ↑ to floating data | t <sub>HZ</sub> | 7 | C <sub>L</sub> = 75 pF | | 20 | | | | | ns | All typical values are at $V_{CC}$ = 5 V and $T_A$ = 25°C. These parameters apply for all outputs except XTAL2. SLWS161-JUNE 2005 #### RECEIVER SWITCHING CHARACTERISTICS over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see (1)) | PARAMETER | | | ALT. SYM- FIG- | | | | | | |------------------|----------------------------------------------------------------------------|-------------------|------------------------|------------------------|---------|---------|---------|---------------| | | | PARAMETER | | TEST<br>CONDITIONS | 2.5 V | 3.3 V | 5 V | UNIT | | | | 502 | URE | CONDITIONS | MIN MAX | MIN MAX | MIN MAX | | | t <sub>d12</sub> | Delay time, RCLK to sample | t <sub>SCD</sub> | 8 | | 10 | | | ns | | t <sub>d13</sub> | Delay time, stop to set INT or read RBR to LSI interrupt or stop to RXRDY↓ | t <sub>SINT</sub> | 8, 9,<br>10, 11,<br>12 | | 1 | | | RCLK<br>cycle | | t <sub>d14</sub> | Delay time, read RBR/LSR to reset INT | t <sub>RINT</sub> | 8, 9,<br>10, 11,<br>12 | C <sub>L</sub> = 75 pF | 70 | | | ns | <sup>(1)</sup> In the FIFO mode, the read cycle (RC) = 425 ns (min) between reads of the receive FIFO and the status registers (interrupt identification register or line status register). #### TRANSMITTER SWITCHING CHARACTERISTICS over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | | | | | | | LIN | ITS | | | | |------------------|-----------------------------------------------------------|------------------|-------------|------------------------|-----|-----|-------|-----|-----|-----|-------------------| | | PARAMETER | ALT. SYM-<br>BOL | FIG-<br>URE | | 2.5 | 5 V | 3.3 V | | 5 V | | UNIT | | | | 502 | OKL | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>d15</sub> | Delay time, initial write to transmit start | t <sub>IRS</sub> | 13 | | 8 | 24 | | | | | baudout<br>cycles | | t <sub>d16</sub> | Delay time, start to INT | t <sub>STI</sub> | 13 | | 8 | 10 | | | | | baudout cycles | | t <sub>d17</sub> | Delay time, $\overline{\text{IOW}}$ (WR THR) to reset INT | t <sub>HR</sub> | 13 | C <sub>L</sub> = 75 pF | | 50 | | | | | ns | | t <sub>d18</sub> | Delay time, initial write to INT (THRE (1)) | t <sub>SI</sub> | 13 | | 16 | 34 | | | | | baudout cycles | | t <sub>d19</sub> | Delay time, read <del>IOR</del> ↑ to reset INT (THRE (1)) | t <sub>IR</sub> | 13 | C <sub>L</sub> = 75 pF | | 35 | | | | | ns | | t <sub>d20</sub> | Delay time, write to TXRDY inactive | t <sub>WXI</sub> | 14, 15 | C <sub>L</sub> = 75 pF | | 35 | | | | | ns | | t <sub>d21</sub> | Delay time, start to TXRDY active | t <sub>SXA</sub> | 14, 15 | C <sub>L</sub> = 75 pF | | 9 | | | | | baudout<br>cycles | <sup>(1)</sup> THRE = transmitter holding register empty; IIR = interrupt identification register. # MODEM CONTROL SWITCHING CHARACTERISTICS over operating free-air temperature range (unless otherwise noted) | | | | | | | LIMITS | | | |------------------|-------------------------------------------------------|-------------------------------------|-----|------------------------|---------|---------|---------|---------------------| | | PARAMETER | PARAMETER ALT. SYM- FIG-<br>BOL URE | | TEST<br>CONDITIONS | 2.5 V | 3.3 V | 5 V | UNIT <sup>(1)</sup> | | | | 502 | ORL | CONDITIONS | MIN MAX | MIN MAX | MIN MAX | | | t <sub>d22</sub> | Delay time, WR MCR to output | t <sub>MDO</sub> | 16 | C <sub>L</sub> = 75 pF | | | | ns | | t <sub>d23</sub> | Delay time, modem interrupt to set INT | t <sub>SIM</sub> | 16 | C <sub>L</sub> = 75 pF | | | | ns | | t <sub>d24</sub> | Delay time, RD MSR to reset INT | t <sub>RIM</sub> | 16 | C <sub>L</sub> = 75 pF | | | | ns | | t <sub>d25</sub> | Delay time, CTS low to TX↓ | | 17 | C <sub>L</sub> = 75 pF | | | | baudout cycles | | t <sub>d26</sub> | Delay time, RCV threshold byte to RTS↑ | | 18 | C <sub>L</sub> = 75 pF | | | | baudout cycles | | t <sub>d27</sub> | Delay time, read of last byte in receive FIFO to RTS↓ | | 18 | C <sub>L</sub> = 75 pF | | | | baudout cycles | | t <sub>d28</sub> | Delay time, first data bit of 16th character to RTS↑ | | 19 | C <sub>L</sub> = 75 pF | | | | baudout cycles | | t <sub>d29</sub> | Delay time, RBRRD low to RTS↓ | | 19 | C <sub>L</sub> = 75 pF | | | | baudout cycles | (1) A baudout cycle is equal to the period of the input clock divided by the programmed divider in DLL, DLM. Figure 7. Write Cycle Timing Waveforms Figure 8. Read Cycle Timing Waveforms Figure 9. Receiver Timing Waveforms Figure 11. Receive FIFO Bytes Other Than the First Byte (DR Internal Bit Already Set) Waveforms Figure 12. Receiver Ready (RXRDY) Waveforms, FCR0 = 0 or FCR0 = 1 and FCR3 = 0 (Mode 0) Figure 13. Receiver Ready (RXRDY) Waveforms, FCR0 = 1 and FCR3 = 1 (Mode 1) **Figure 14. Transmitter Timing Waveforms** Figure 15. Transmitter Ready (TXRDY) Waveforms, FCR0 = 0 or FCR0 = 1 and FCR3 = 0 (Mode 0) Figure 16. Transmitter Ready (TXRDY) Waveforms, FCR0 = 1 and FCR3 = 1 (Mode 1) Figure 17. Modem Control Timing Waveforms Figure 18. CTS and TX Autoflow Control Timing (Start and Stop) Waveforms Figure 19. Auto-RTS Timing for RCV Threshold of 1, 4, or 8 Waveforms Figure 20. Auto-RTS Timing for RCV Threshold of 14 Waveforms # **APPLICATION INFORMATION** Figure 21. Basic TL16C2550 Configuration # **APPLICATION INFORMATION (continued)** A. Pin numbers shown are for 48-pin TQFP PFB package. Figure 22. Typical TL16C2550 Connection # PRINCIPLES OF OPERATION # **Register Selection** **Table 1. Register Selection** | DLAB <sup>(1)</sup> | A2 | <b>A</b> 1 | A0 | REGISTER | |---------------------|----|------------|---------------------------------|--------------------------------------------------------------| | 0 | L | L | L | Receiver buffer (read), transmitter holding register (write) | | 0 | L | L | Н | Interrupt enable register | | Х | L | Н | L | Interrupt identification register (read only) | | Х | L | Н | L FIFO control register (write) | | | X | L | Н | Н | Line control register | | X | Н | L | L | Modem control register | | X | Н | L | Н | Line status register | | X | Н | Н | L | Modem status register | | X | Н | Н | Н | Scratch register | | 1 | L | L | L | Divisor latch (LSB) | | 1 | L | L | Н | Divisor latch (MSB) | <sup>(1)</sup> The divisor latch access bit (DLAB) is the most significant bit of the line control register. The DLAB signal is controlled by writing to this bit location (see Table 4). #### **Table 2. ACE Reset Functions** | REGISTER/SIGNAL | RESET CONTROL | RESET STATE | |---------------------------------------------|----------------------|------------------------------------------------------------------------------------------| | Interrupt enable register | Master reset | All bits cleared (0 - 3 forced and 4 - 7 permanent) | | Interrupt identification register | Master reset | Bit 0 is set, bits 1, 2, 3, 6, and 7 are cleared, and bits 4 - 5 are permanently cleared | | FIFO control register | Master reset | All bits cleared | | Line control register | Master reset | All bits cleared | | Modem control register | Master reset | All bits cleared (6 - 7 permanent) | | Line status register | Master reset | Bits 5 and 6 are set; all other bits are cleared | | Modem status register | Master reset | Bits 0 - 3 are cleared; bits 4 - 7 are input signals | | TX | Master reset | High | | INTRPT (receiver error flag) | Read LSR/MR | Low | | INTRPT (received data available) | Read RBR/MR | Low | | INTRPT (transmitter holding register empty) | Read IR/write THR/MR | Low | | INTRPT (modem status changes) | Read MSR/MR | Low | | <del>OP</del> | Master reset | High | | RTS | Master reset | High | | DTR | Master reset | High | | Scratch register | Master reset | No effect | | Divisor latch (LSB and MSB) registers | Master reset | No effect | | Receiver buffer register | Master reset | No effect | | Transmitter holding register | Master reset | No effect | | RCVR FIFO | MR/FCR1 - FCR0/DFCR0 | All bits cleared | | XMIT FIFO | MR/FCR2 - FCR0/DFCR0 | All bits cleared | # **Accessible Registers** The system programmer, using the CPU, has access to and control over any of the ACE registers that are summarized in Table 2. These registers control ACE operations, receive data, and transmit data. Descriptions of these registers follow Table 3. #### **Table 3. Summary of Accessible Registers** | BIT | | | | | | REGISTER | ADDRESS | | | | | | |-----|-----------------------------------------------|----------------------------------------------------|---------------------------------------------------------------|------------------------------------------------|------------------------------------------------|--------------------------------------------|---------------------------------------|----------------------------------------------|----------------------------------------------|---------------------|------------------------|---------------------------| | NO. | | | | | DLA | B = 0 | | | | | DLAE | 3 = 1 | | | 0 | 0 | 1 | 2 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | | | Receiver<br>Buffer<br>Register<br>(Read Only) | Transmitter<br>Holding<br>Register<br>(Write Only) | Interrupt<br>Enable<br>Register | Interrupt<br>Ident<br>.Register<br>(Read Only) | FIFO Con-<br>trol Regis-<br>ter<br>(WriteOnly) | Line Con-<br>trol Regis-<br>ter | Modem<br>Control<br>Register | Line Status<br>Register | Modem<br>Status<br>Register | Scratch<br>Register | Divisor<br>Latch (LSB) | Divisor<br>Latch<br>(MSB) | | | RBR | THR | IER | IIR | FCR | LCR | MCR | LSR | MSR | SCR | DLL | DLM | | 0 | Data Bit 0(1) | Data Bit 0 | Enable Received Data Available Interrupt (ERBI) | 0 if Interrupt<br>Pending | FIFO Enable | Word<br>Length Sel-<br>ect Bit 0<br>(WLS0) | Data Ter-<br>minal Ready<br>(DTR) | Data Ready<br>(DR) | Delta Clear<br>to Send<br>(ΔCTS) | Bit 0 | Bit 0 | Bit 8 | | 1 | Data Bit 1 | Data Bit 1 | Enable Transmitter Holding Register Empty Inter- rupt (ETBEI) | Interrupt ID<br>Bit 1 | Receiver<br>FIFO Reset | Word<br>Length Select Bit 1<br>(WLS1) | Request to<br>Send (RTS) | Overrun Er-<br>ror (OE) | Delta Data<br>Set Ready<br>(ΔDSR) | Bit 1 | Bit 1 | Bit 9 | | 2 | Data Bit 2 | Data Bit 2 | Enable Re-<br>ceiver Line<br>Status Inter-<br>rupt (ELSI) | Interrupt ID<br>Bit 2 | Transmitter<br>FIFO Reset | Number of<br>Stop Bits<br>(STB) | OUT1 | Parity Error<br>(PE) | Trailing<br>Edge Ring<br>Indicator<br>(TERI) | Bit 2 | Bit 2 | Bit 10 | | 3 | Data Bit 3 | Data Bit 3 | Enable<br>Modem<br>Status Inter-<br>rupt (EDSSI) | Interrupt ID<br>Bit 3 <sup>(2)</sup> | DMA Mode<br>Select | Parity En-<br>able (PEN) | OUT2 | Framing Er-<br>ror (FE) | Delta Data<br>Carrier De-<br>tect (ΔDCD) | Bit 3 | Bit 3 | Bit 11 | | 4 | Data Bit 4 | Data Bit 4 | 0 | 0 | Reserved | Even Parity<br>Select<br>(EPS) | Loop | Break Inter-<br>rupt (BI) | Clear to<br>Send (CTS) | Bit 4 | Bit 4 | Bit 12 | | 5 | Data Bit 5 | Data Bit 5 | 0 | 0 | Reserved | Stick Parity | Autoflow<br>Control En-<br>able (AFE) | Transmitter<br>Holding<br>Register<br>(THRE) | Data Set<br>Ready<br>(DSR) | Bit 5 | Bit 5 | Bit 13 | | 6 | Data Bit 6 | Data Bit 6 | 0 | FIFOs En-<br>abled <sup>(2)</sup> | Receiver<br>Trigger<br>(LSB) | Break Con-<br>trol | 0 | Transmitter<br>Empty<br>(TEMT) | Ring Indi-<br>cator (RI) | Bit 6 | Bit 6 | Bit 14 | | 7 | Data Bit 7 | Data Bit 7 | 0 | FIFOs En-<br>abled <sup>(2)</sup> | Receiver<br>Trigger<br>(MSB) | Divisor<br>Latch Ac-<br>cess Bit<br>(DLAB) | 0 | Error in<br>RCVR<br>FIFO <sup>(2)</sup> | Data Carrier<br>Detect<br>(DCD) | Bit 7 | Bit 7 | Bit 15 | - (1) Bit 0 is the least significant bit. It is the first bit serially transmitted or received. - (2) These bits are always 0 in the TL16C450 mode. # FIFO Control Register (FCR) The FCR is a write-only register at the same location as the IIR, which is a read-only register. The FCR enables and clears the FIFOs, sets the receiver FIFO trigger level, and selects the type of DMA signalling. - Bit 0: This bit, when set, enables the transmitter and receiver FIFOs. Bit 0 must be set when other FCR bits are written to or they are not programmed. Changing this bit clears the FIFOs. - Bit 1: This bit, when set, clears all bytes in the receiver FIFO and clears its counter. The shift register is not cleared. The 1 that is written to this bit position is self-clearing. - Bit 2: This bit, when set, clears all bytes in the transmit FIFO and clears its counter. The shift register is not cleared. The 1 that is written to this bit position is self-clearing. - Bit 3: When FCR0 is set, setting FCR3 causes RXRDY and TXRDY to change from level 0 to level 1. - Bits 4 and 5: These two bits are reserved for future use. - Bits 6 and 7: These two bits set the trigger level for the receiver FIFO interrupt (see Table 4). ### Table 4. Receiver FIFO Trigger Level | BIT 7 | BIT 6 | RECEIVER FIFOTRIGGER LEVEL (BYTES) | |-------|-------|------------------------------------| | 0 | 0 | 01 | | 0 | 1 | 04 | | 1 | 0 | 08 | | 1 | 1 | 14 | # **FIFO Interrupt Mode Operation** When the receiver FIFO and receiver interrupts are enabled (FCR0 = 1, IER0 = 1, IER2 = 1), a receiver interrupt occurs as follows: - 1. The received data available interrupt is issued to the microprocessor when the FIFO has reached its programmed trigger level. It is cleared when the FIFO drops below its programmed trigger level. - 2. The IIR receive data available indication also occurs when the FIFO trigger level is reached, and like the interrupt, it is cleared when the FIFO drops below the trigger level. - 3. The receiver line status interrupt (IIR = 06) has higher priority than the received data available (IIR = 04) interrupt. - 4. The data ready bit (LSR0) is set when a character is transferred from the shift register to the receiver FIFO. It is cleared when the FIFO is empty. When the receiver FIFO and receiver interrupts are enabled: - 1. FIFO time-out interrupt occurs if the following conditions exist: - a. At least one character is in the FIFO. - b. The most recent serial character was received more than four continuous character times ago (if two stop bits are programmed, the second one is included in this time delay). - c. The most recent microprocessor read of the FIFO has occurred more than four continuous character times before. This causes a maximum character received command to interrupt an issued delay of 160 ms at a 300-baud rate with a 12-bit character. - 2. Character times are calculated by using the RCLK input for a clock signal (makes the delay proportional to the baud rate). - 3. When a time-out interrupt has occurred, it is cleared and the timer is cleared when the microprocessor reads one character from the receiver FIFO. - 4. When a time-out interrupt has not occurred, the time-out timer is cleared after a new character is received or after the microprocessor reads the receiver FIFO. When the transmitter FIFO and THRE interrupt are enabled (FCR0 = 1, IER1 = 1), transmit interrupts occur as follows: - 1. The transmitter holding register empty interrupt [IIR (3 -0) = 2] occurs when the transmit FIFO is empty. It is cleared [IIR (3 -0) = 1] when the THR is written to (1 to 16 characters may be written to the transmit FIFO while servicing this interrupt) or the IIR is read. - 2. The transmitter holding register empty interrupt is delayed one character time minus the last stop bit time when there have not been at least two bytes in the transmitter FIFO at the same time since the last time that the FIFO was empty. The first transmitter interrupt after changing FCR0 is immediate if it is enabled. ### **FIFO Polled Mode Operation** With FCR0 = 1 (transmitter and receiver FIFOs enabled), clearing IER0, IER1, IER2, IER3, or all four to 0 puts the ACE in the FIFO polled mode of operation. Because the receiver and transmitter are controlled separately, either one or both can be in the polled mode of operation. In this mode, the user program checks receiver and transmitter status using the LSR. As stated previously: - LSR0 is set as long as one byte is in the receiver FIFO. - LSR1 LSR 4 specify which error(s) have occurred. Character error status is handled the same way as when in the interrupt mode; the IIR is not affected since IER2 = 0. - LSR5 indicates when the THR is empty. - LSR6 indicates that both the THR and TSR are empty. - LSR7 indicates whether any errors are in the receiver FIFO. There is no trigger level reached or time-out condition indicated in the FIFO polled mode. However, the receiver and transmitter FIFOs are still fully capable of holding characters. ### Interrupt Enable Register (IER) The IER enables each of the five types of interrupts (see Table 5) and enables INTRPT in response to an interrupt generation. The IER can also disable the interrupt system by clearing bits 0 through 3. The contents of this register are summarized in Table 3 and are described in the following bullets. - Bit 0: When set, this bit enables the received data available interrupt. - Bit 1: When set, this bit enables the THRE interrupt. - Bit 2: When set, this bit enables the receiver line status interrupt. - Bit 3: When set, this bit enables the modem status interrupt. - Bits 4 through 7: These bits are not used (always cleared). # Interrupt Identification Register (IIR) The ACE has an on-chip interrupt generation and prioritization capability that permits a flexible interface with the most popular microprocessors. The ACE provides four prioritized levels of interrupts: - Priority 1 Receiver line status (highest priority) - Priority 2 Receiver data ready or receiver character time-out - Priority 3 Transmitter holding register empty - Priority 4 Modem status (lowest priority) When an interrupt is generated, the IIR indicates that an interrupt is pending and encodes the type of interrupt in its three least significant bits (bits 0, 1, and 2). The contents of this register are summarized in Table 3 and described in Table 5. Detail on each bit is as follows: - Bit 0: This bit is used either in a hardwire prioritized or polled interrupt system. When bit 0 is cleared, an interrupt is pending. If bit 0 is set, no interrupt is pending. - Bits 1 and 2: These two bits identify the highest priority interrupt pending as indicated in Table 3 - Bit 3: This bit is always cleared in TL16C450 mode. In FIFO mode, bit 3 is set with bit 2 to indicate that a time-out interrupt is pending. - Bits 4 and 5: These two bits are not used (always cleared). - Bits 6 and 7: These bits are always cleared in TL16C450 mode. They are set when bit 0 of the FIFO control register is set. Table 5. Interrupt Control Functions | INTE | RRUPT ID<br>REGI | ENTIFICA<br>STER | ATION | PRIORITY<br>LEVEL | INTERRUPT TYPE | INTERRUPT SOURCE | NTERRUPT RESET<br>METHOD | |-------|------------------|------------------|-------|-------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | | | | | 0 | 0 | 0 | 1 | None | None | None | None | | 0 | 1 | 1 | 0 | 1 | Receiver line status | Overrun error, parity error, framing error, or break interrupt | Read the line status register | | 0 | 1 | 0 | 0 | 2 | Received data available | Receiver data available in<br>the TL16C450 mode or<br>trigger level reached in<br>the FIFO mode | Read the receiver buffer register | | 1 | 1 | 0 | 0 | 2 | Character time-out indication | No characters have been<br>removed from or input to<br>the receiver FIFO during<br>the last four character<br>times, and there is at<br>least one character in it<br>during this time | Read the receiver buffer register | | 0 | 0 | 1 | 0 | 3 | Transmitter holding register empty | Transmitter holding register empty | Read the interrupt identifi-<br>cation register (if source<br>of interrupt) or writing into<br>the transmitter holding<br>register | #### Table 5. Interrupt Control Functions (continued) | INTER | INTERRUPT IDENTIFICATION REGISTER | | | PRIORITY<br>LEVEL | INTERRUPT TYPE | INTERRUPT SOURCE | NTERRUPT RESET<br>METHOD | |-------|-----------------------------------|-------|-------|-------------------|----------------|-----------------------------------------------------------------------|--------------------------------| | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | | | | | 0 | 0 | 0 | 0 | 4 | Modem status | Clear to send, data set ready, ring indicator, or data carrier detect | Read the modem status register | # **Line Control Register (LCR)** The system programmer controls the format of the asynchronous data communication exchange through the LCR. In addition, the programmer is able to retrieve, inspect, and modify the contents of the LCR; this eliminates the need for separate storage of the line characteristics in system memory. The contents of this register are summarized in Table 3 and described in the following bulleted list. Bits 0 and 1: These two bits specify the number of bits in each transmitted or received serial character. These bits are encoded as shown in Table 6. Table 6. Serial Character Word Length BIT 0 WORD | BIT 1 | BIT 0 | WORD LENGTH | |-------|-------|-------------| | 0 | 0 | 5 bits | | 0 | 1 | 6 bits | | 1 | 0 | 7 bits | | 1 | 1 | 8 bits | • Bit 2: This bit specifies either one, one and one-half, or two stop bits in each transmitted character. When bit 2 is cleared, one stop bit is generated in the data. When bit 2 is set, the number of stop bits generated is dependent on the word length selected with bits 0 and 1. The receiver clocks only the first stop bit regardless of the number of stop bits selected. The number of stop bits generated in relation to word length and bit 2 are shown in Table 7. Table 7. Number of Stop Bits Generated | BIT 2 | Word Length Selectedby Bits 1 and 2 | Number of StopBits Generated | |-------|-------------------------------------|------------------------------| | 0 | Any word length | 1 | | 1 | 5 bits | 1 1/2 | | 1 | 6 bits | 2 | | 1 | 7 bits | 2 | | 1 | 8 bits | 2 | - Bit 3: This bit is the parity enable bit. When bit 3 is set, a parity bit is generated in transmitted data between the last data word bit and the first stop bit. In received data, if bit 3 is set, parity is checked. When bit 3 is cleared, no parity is generated or checked. - Bit 4: This bit is the even parity select bit. When parity is enabled (bit 3 is set) and bit 4 is set, even parity (an even number of logic 1s in the data and parity bits) is selected. When parity is enabled and bit 4 is cleared, odd parity (an odd number of logic 1s) is selected. - Bit 5: This bit is the stick parity bit. When bits 3, 4, and 5 are set, the parity bit is transmitted and checked as cleared. When bits 3 and 5 are set and bit 4 is cleared, the parity bit is transmitted and checked as set. If bit 5 is cleared, stick parity is disabled. - Bit 6: This bit is the break control bit. Bit 6 is set to force a break condition; i.e., a condition where TX is forced to the spacing (cleared) state. When bit 6 is cleared, the break condition is disabled and has no effect on the transmitter logic; it only effects TX. - Bit 7: This bit is the divisor latch access bit (DLAB). Bit 7 must be set to access the divisor latches of the baud generator during a read or write. Bit 7 must be cleared during a read or write to access the receiver buffer, the THR, or the IER. # Line Status Register (LSR) #### NOTE: The line status register is intended for read operations only; writing to this register is not recommended outside of a factory testing environment. The LSR provides information to the CPU concerning the status of data transfers. The contents of this register are summarized in Table 3 and described in the following bulleted list. Bit 0: This bit is the data ready (DR) indicator for the receiver. DR is set whenever a complete incoming character has been received and transferred into the RBR or the FIFO. DR is cleared by reading all of the data in the RBR or the FIFO. #### NOTE: Bits 1 through 4 are the error conditions that produce a receiver line status interrupt. - Bit 1: This bit is the overrun error (OE) indicator. When OE is set, it indicates that before the character in the RBR was read, it was overwritten by the next character transferred into the register. OE is cleared every time the CPU reads the contents of the LSR. If the FIFO mode data continues to fill the FIFO beyond the trigger level, an overrun error occurs only after the FIFO is full, and the next character has been completely received in the shift register. An overrun error is indicated to the CPU as soon as it happens. The character in the shift register is overwritten, but it is not transferred to the FIFO. - Bit 2: This bit is the parity error (PE) indicator. When PE is set, it indicates that the parity of the received data character does not match the parity selected in the LCR (bit 4). PE is cleared every time the CPU reads the contents of the LSR. In the FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. - Bit 3: This bit is the framing error (FE) indicator. When FE is set, it indicates that the received character did not have a valid (set) stop bit. FE is cleared every time the CPU reads the contents of the LSR. In the FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. The ACE tries to resynchronize after a framing error. To accomplish this, it is assumed that the framing error is due to the next start bit. The ACE samples this start bit twice and then accepts the input data. - Bit 4: This bit is the break interrupt (BI) indicator. When BI is set, it indicates that the received data input was held low for longer than a full-word transmission time. A full-word transmission time is defined as the total time to transmit the start, data, parity, and stop bits. BI is cleared every time the CPU reads the contents of the LSR. In the FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character transfer is enabled after RX goes to the marking state for at least two RCLK samples and then receives the next valid start bit. - Bit 5: This bit is the THRE indicator. THRE is set when the THR is empty, indicating that the ACE is ready to accept a new character. If the THRE interrupt is enabled when THRE is set, an interrupt is generated. THRE is set when the contents of the THR are transferred to the TSR. THRE is cleared concurrent with the loading of the THR by the CPU. In the FIFO mode, THRE is set when the transmit FIFO is empty; it is cleared when at least one byte is written to the transmit FIFO. - Bit 6: This bit is the transmitter empty (TEMT) indicator. TEMT bit is set when the THR and the TSR are both empty. When either the THR or the TSR contains a data character, TEMT is cleared. In the FIFO mode, TEMT is set when the transmitter FIFO and shift register are both empty. - Bit 7: In the TL16C450 mode, this bit is always cleared. In the FIFO mode, LSR7 is set when there is at least one parity, framing, or break error in the FIFO. It is cleared when the microprocessor reads the LSR and there are no subsequent errors in the FIFO. ### **Modem Control Register (MCR)** The MCR is an 8-bit register that controls an interface with a modem, data set, or peripheral device that is emulating a modem. The contents of this register are summarized in Table 3 and are described in the following bulleted list. • Bit 0: This bit (DTR) controls the DTR output. - Bit 1: This bit (RTS) controls the RTS output. - Bit 2: This bit (OUT1) is reserved for output and can also be used for loopback mode. - Bit 3: This bit (OUT2) controls the high-impedance state output buffer for the INT signal and the $\overline{OP}$ output. When low, the INT signal is in a high-impedance state and $\overline{OP}$ is high. When high, the INT signal is enabled and $\overline{OP}$ is low. - Bit 4: This bit (LOOP) provides a local loop back feature for diagnostic testing of the ACE. When LOOP is set, the following occurs: - The transmitter TX is set high. - The receiver RX is disconnected. - The output of the TSR is looped back into the receiver shift register input. - The four modem control inputs (CTS, DSR, CD, and RI) are disconnected. - The four modem control outputs (DTR, RTS, OUT1, and OUT2) are internally connected to the four modem control inputs. - The four modem control outputs are forced to the inactive (high) levels. - Bit 5: This bit (AFE) is the autoflow control enable. When set, the autoflow control as described in the detailed description is enabled. In the diagnostic mode, data that is transmitted is immediately received. This allows the processor to verify the transmit and receive data paths to the ACE. The receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational, but the modem control interrupt's sources are now the lower four bits of the MCR instead of the four modem control inputs. All interrupts are still controlled by the IER. The ACE flow can be configured by programming bits 1 and 5 of the MCR as shown in Table 8. | Table | 8. | ACE | Flow | Configuration | |-------|----|-----|------|---------------| |-------|----|-----|------|---------------| | MCR BIT 5 (AFE) | MCR BIT 1 (RTS) | ACE FLOW CONFIGURATION | |-----------------|-----------------|----------------------------------------------------------| | 1 | 1 | Auto-RTS and auto-CTS enabled (autoflow control enabled) | | 1 | 0 | Auto-CTS only enabled | | 0 | X | Auto-RTS and auto-CTS disabled | ### **Modem Status Register (MSR)** The MSR is an 8-bit register that provides information about the current state of the control lines from the modem, data set, or peripheral device to the CPU. Additionally, four bits of this register provide change information; when a control input from the modem changes state, the appropriate bit is set. All four bits are cleared when the CPU reads the MSR. The contents of this register are summarized in Table 3 and are described in the following bulleted list. - Bit 0: This bit is the change in clear-to-send (ΔCTS) indicator. ΔCTS indicates that the CTS input has changed state since the last time it was read by the CPU. When ΔCTS is set (autoflow control is not enabled and the modem status interrupt is enabled), a modem status interrupt is generated. When autoflow control is enabled (ΔCTS is cleared), no interrupt is generated. - Bit 1: This bit is the change in data set ready (ΔDSR) indicator. ΔDSR indicates that the DSR input has changed state since the last time it was read by the CPU. When ΔDSR is set and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 2: This bit is the trailing edge of the ring indicator (TERI) detector. TERI indicates that the RI input to the chip has changed from a low to a high level. When TERI is set and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 3: This bit is the change in data carrier detect (ΔDCD) indicator. ΔDCD indicates that the DCD input to the chip has changed state since the last time it was read by the CPU. When ΔDCD is set and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 4: This bit is the complement of the clear-to-send (CTS) input. When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 1 (RTS). - Bit 5: This bit is the complement of the data set ready (DSR) input. When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 0 (DTR). - Bit 6: This bit is the complement of the ring indicator (RI) input. When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 2 (OUT1). - Bit 7: This bit is the complement of the data carrier detect (DCD) input. When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 3 (OUT2). ### **Programmable Baud Generator** The ACE contains a programmable baud generator that takes a clock input in the range between dc and 16 MHz and divides it by a divisor in the range between 1 and (216 -1). The output frequency of the baud generator is sixteen times (16 y) the baud rate. The formula for the divisor is: divisor = XIN frequency input P (desired baud rate y 16) Two 8-bit registers, called divisor latches, store the divisor in a 16-bit binary format. These divisor latches must be loaded during initialization of the ACE in order to ensure desired operation of the baud generator. When either of the divisor latches is loaded, a 16-bit baud counter is also loaded to prevent long counts on initial load. Tables 9 and 10 illustrate the use of the baud generator with crystal frequencies of 1.8432 MHz and 3.072 MHz respectively. For baud rates of 38.4 kbits/s and below, the error obtained is small. The accuracy of the selected baud rate is dependent on the selected crystal frequency (see Figure 23 for examples of typical clock circuits). Table 9. Baud Rates Using a 1.8432-MHz Crystal | DESIRED BAUD<br>RATE | DIVISOR USED TO GENERATE 16×<br>CLOCK | PERCENT ERROR DIFFERENCE BETWEEN DESIRED AND ACTUAL | |----------------------|---------------------------------------|-----------------------------------------------------| | 50 | 2304 | | | 75 | 1536 | | | 110 | 1047 | 0.026 | | 134.5 | 857 | 0.058 | | 150 | 768 | | | 300 | 384 | | | 600 | 192 | | | 1200 | 96 | | | 1800 | 64 | | | 2000 | 58 | 0.69 | | 2400 | 48 | | | 3600 | 32 | | | 4800 | 24 | | | 7200 | 16 | | | 9600 | 12 | | | 19200 | 6 | | | 38400 | 3 | | | 56000 | 2 | 2.86 | Table 10. Baud Rates Using a 3.072-MHz Crystal | DESIRED BAUD<br>RATE | DIVISOR USED TO GENERATE 16×<br>CLOCK | | |----------------------|---------------------------------------|-------| | 50 | 3840 | | | 75 | 2560 | | | 110 | 1745 | 0.026 | | 134.5 | 1428 | 0.034 | | 150 | 1280 | | | 300 | 640 | | | 600 | 320 | | | 1200 | 160 | | | DESIRED BAUD<br>RATE | DIVISOR USED TO GENERATE 16×<br>CLOCK | | |----------------------|---------------------------------------|-------| | 1800 | 107 | 0.312 | | 2000 | 96 | | | 2400 | 80 | | | 3600 | 53 | 0.628 | | 4800 | 40 | | | 7200 | 27 | 1.23 | | 9600 | 20 | | | 19200 | 10 | | | 38400 | 5 | | Figure 23. Typical Clock Circuits **Table 11. Typical Crystal Oscillator Network** | CRYSTAL | R <sub>P</sub> | RX2 (optional) | C1 | C2 | |------------|----------------|----------------|------------|------------| | 3.072 MHz | 1 ΜΩ | 1.5 kΩ | 10 - 30 pF | 40 - 60 pF | | 1.8432 MHz | 1 ΜΩ | 1.5 kΩ | 10 - 30 pF | 40 - 60 pF | | 16 MHz | 1 ΜΩ | 0 kΩ | 33 pF | 33 pF | #### Receiver Buffer Register (RBR) The ACE receiver section consists of a receiver shift register (RSR) and a RBR. The RBR is actually a 16-byte FIFO. Timing is derived from the input clock divided by the programmed devisor. Receiver section control is a function of the ACE line control register. The ACE RSR receives serial data from RX. The RSR then concatenates the data and moves it into the RBR FIFO. In the TL16C450 mode, when a character is placed in the RBR and the received data available interrupt is enabled (IER0 = 1), an interrupt is generated. This interrupt is cleared when the data is read out of the RBR. In the FIFO mode, the interrupts are generated based on the control setup in the FIFO control register. # **Scratch Register** The scratch register is an 8-bit register that is intended for the programmer's use as a scratchpad in the sense that it temporarily holds the programmer's data without affecting any other ACE operation. # **Transmitter Holding Register (THR)** The ACE transmitter section consists of a THR and a transmitter shift register (TSR). The THR is actually a 16-byte FIFO. Timing is derived from the input clock divided by the programmed devisor. Transmitter section control is a function of the ACE line control register. The ACE THR receives data off the internal data bus and when the shift register is idle, moves it into the TSR. The TSR serializes the data and outputs it at TX. In the TL16C450 mode, if the THR is empty and the transmitter holding register empty (THRE) interrupt is enabled (IER1 = 1), an interrupt is generated. This interrupt is cleared when a character is loaded into the register. In the FIFO mode, the interrupts are generated based on the control setup in the FIFO control register. i.com 27-Jun-2005 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|--------|----------------|-------------------------|------------------|------------------------------| | TL16C2550IPFB | PREVIEW | TQFP | PFB | 48 | 250 | TBD | Call TI | Call TI | | TL16C2550IPFBR | PREVIEW | TQFP | PFB | 48 | 1000 | TBD | Call TI | Call TI | | TL16C2550PFB | PREVIEW | TQFP | PFB | 48 | 250 | TBD | Call TI | Call TI | | TL16C2550PFBR | PREVIEW | TQFP | PFB | 48 | 1000 | TBD | Call TI | Call TI | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # RHB (S-PQFP-N32) # PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - D The Package thermal pad must be soldered to the board for thermal and mechanical performance. See product data sheet for details regarding the exposed thermal pad dimensions. - E. Falls within JEDEC MO-220. # PFB (S-PQFP-G48) ### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MS-026 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated